电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531GB143M000DGR

产品描述CMOS Output Clock Oscillator, 143MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 全文预览

531GB143M000DGR概述

CMOS Output Clock Oscillator, 143MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531GB143M000DGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
包装说明ROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
其他特性TAPE AND REEL
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
制造商序列号531
安装特点SURFACE MOUNT
标称工作频率143 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型CMOS
物理尺寸7.0mm x 5.0mm x 1.85mm
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
如何編程調節WinCE顯示的亮度?
如何通過編程實現調節WinCE顯示的亮度?...
zhangssd 嵌入式系统
windows ce/Mobile 研发工程师 北京
WinCE/Windows Mobile 研发工程师 职位要求 1、精通WinCE/Windows Mobile 下 C/C++嵌入式应用程序开发,有2年以上相关研发经验; 2、精通EVC,VS 2005等开发工具; 3、精通MFC,Win32用 ......
zhao123ou 嵌入式系统
实业、资本与个人财富积累的疑惑
我有三教九流的朋友,有收入颇高的互联网领域的职业经理人,有蛰伏国企、苦熬多年,终借国企改制转移原有资源、实现个人创业自身致富的遁世高人,也有市场销售一线的精英通过个人努力达成豪宅靓 ......
亲善大使 工作这点儿事
为什么GPIO中有的Pin要设为Pull_Up/Pull_Down?
如题,其中有的pin为输入pin,有的pin为输出pin,但是为什么要设置一些pin的属性为pull up或者为pull down,pull up/pull down到底是干吗用的?根据什么来设的呢,聆听各位大虾的教诲!!...
suery 嵌入式系统
单个数码管verilog程序
module seg1(clk,a,seg);input clk;output a;output seg; reg seg;reg a; reg cnt1;reg cnt2; always @(posedge clk) begin a=1; end always @(posedge clk) begin if(cnt1!=24'hffff ......
yinhailin FPGA/CPLD
【信号处理】FPGA音频信号处理资料
79565 79566 79567 79568 79569 79570 79571 79572 79573 79574...
常见泽1 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 495  282  1275  599  608  55  32  37  39  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved