电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

540EBA156M250BBGR

产品描述XO, Clock,
产品类别无源元件    振荡器   
文件大小835KB,共16页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

540EBA156M250BBGR在线购买

供应商 器件名称 价格 最低购买 库存  
540EBA156M250BBGR - - 点击查看 点击购买

540EBA156M250BBGR概述

XO, Clock,

540EBA156M250BBGR规格参数

参数名称属性值
是否Rohs认证符合
包装说明CLCC, 6 PIN
Reach Compliance Codeunknown
其他特性TRI-STATE; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最长下降时间0.55 ns
频率调整-机械NO
频率稳定性10%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率156.25 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型HCSL
输出负载50 OHM
物理尺寸5.0mm x 3.2mm x 1.33mm
最长上升时间0.55 ns
最大供电电压3.465 V
最小供电电压3.135 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Gold (Au) - with Nickel (Ni) barrier
Base Number Matches1

文档预览

下载PDF文档
Ultra Series
Crystal Oscillator
Si540 Data Sheet
Ultra Low Jitter Any-Frequency XO (125 fs), 0.2 to 1500 MHz
KEY FEATURES
The Si540 Ultra Series
oscillator utilizes Silicon Laboratories’ advanced 4
th
generation DSPLL
®
technology to provide an ultra-low jitter, low phase noise clock
at any output frequency. The device is factory-programmed to any frequency from
0.2 to 1500 MHz with <1 ppb resolution and maintains exceptionally low jitter for
both integer and fractional frequencies across its operating range. The Si540
offers excellent reliability and frequency stability as well as guaranteed aging
performance. On-chip power supply filtering provides industry-leading power
supply noise rejection, simplifying the task of generating low jitter clocks in noisy
systems that use switched-mode power supplies. Offered in industry-standard
3.2×5 mm and 5×7 mmfootprints, the Si540 has a dramatically simplified supply
chain that enables Silicon Labs to ship custom frequency samples 1-2 weeks after
receipt of order. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si540 uses one simple crystal and a DSPLL IC-based
approach to provide the desired output frequency. This process also guarantees
100% electrical testing of every device. The Si540 is factory-configurable for a
wide variety of user specifications, including frequency, output format, and OE pin
location/polarity. Specific configurations are factory-programmed at time of
shipment, eliminating the long lead times associated with custom oscillators.
Pin Assignments
• Available with any frequency from 0.2 MHz to
1500 MHz
• Very low jitter: 125 fs Typ RMS
(12 kHz – 20 MHz)
• Excellent PSRR and supply noise immunity:
–80 dBc Typ
• 7 ppm stability option (-40 to 85C)
• 3.3 V, 2.5 V and 1.8 V V
DD
supply operation
from the same part number
• LVPECL, LVDS, CML, HCSL, CMOS, and
Dual CMOS output options
• 3.2×5, 5x7 mm package footprints
• Any custom frequency available with 1-2
week lead times
APPLICATIONS
• 100G/200G/400G OTN, coherent optics
• 10G/40G/100G optical ethernet
• 3G-SDI/12G-SDI/24G-SDI broadcast video
VDD
CLK-
CLK+
OE/NC
1
2
3
(Top View)
6
5
4
• Servers, switches, storage, NICs, search
acceleration
• Test and measurement
• Clock and data recovery
• FPGA/ASIC clocking
NC/OE
GND
Pin #
1, 2
3
4
5
6
Descriptions
Selectable via ordering option
OE = Output enable; NC = No connect
GND = Ground
CLK+ = Clock output
CLK- = Complementary clock output. Not used
for CMOS.
VDD = Power supply
NVM
Control
Fixed
Frequency
Crystal
Frequency
Flexible
DSPLL
DCO
Low
Noise
Driver
OSC
Digital
Phase
Detector
Phase Error
Cancellation
Phase Error
Fractional
Divider
Digital
Loop
Filter
Flexible
Formats,
1.8V – 3.3V
Operation
Power Supply Regulation
Output Enable
(Pin Control)
Built-in Power Supply
Noise Rejection
silabs.com
| Building a more connected world.
Rev. 1.0

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 499  2140  1504  1220  52  41  11  49  14  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved