®
Technology
SiI 1161
PanelLink Receiver
Data Sheet
Document #
SiI-DS-0096-A
SiI
1161 PanelLink Receiver
Data Sheet
Silicon Image, Inc.
SiI-DS-0096-A
August 2003
Application Information
To obtain the most updated Application Notes and other useful information for your design, please visit the Silicon
Image web site at www.siimage.com, or contact your local Silicon Image sales office.
Copyright Notice
This manual is copyrighted by Silicon Image, Inc. Do not reproduce, transform to any other format, or
send/transmit any part of this documentation without the expressed written permission of Silicon Image, Inc.
Silicon Image, the Silicon Image logo, PanelLink
®
and the PanelLink
®
Digital logo are registered trademarks of
Silicon Image, Inc. TMDS
TM
is a trademark of Silicon Image, Inc. VESA
®
is a registered trademark of the Video
Electronics Standards Association. All other trademarks are the property of their respective holders.
Trademark Acknowledgment
Disclaimer
This document provides technical information for the user. Silicon Image, Inc. reserves the right to modify the
information in this document as necessary. The customer should make sure that they have the most recent data
sheet version. Silicon Image, Inc. holds no responsibility for any errors that may appear in this document.
Customers should take appropriate action to ensure their use of the products does not infringe upon any patents.
Silicon Image, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to
infringe upon such rights.
All information contained herein is subject to change without notice.
Revision History
Revision
SiI-DS-0096-0.80
SiI-DS-0096-0.91
SiI-DS-0096-A
Date
08/2002
06/2003
08/2003
Comment
Advance Data Sheet.
Preliminary Data Sheet
Data Sheet
© 2001, 2002, 2003 Silicon Image. Inc.
SiI-DS-0096-A
ii
SiI
1161 PanelLink Receiver
Data Sheet
TABLE OF CONTENTS
SiI
1161 Pin Diagram ....................................................................................................................1
Functional Description .................................................................................................................2
Electrical Specifications...............................................................................................................3
Absolute Maximum Conditions ................................................................................................................... 3
Normal Operating Conditions ..................................................................................................................... 3
Digital I/O Specifications ............................................................................................................................. 3
General DC Specifications .......................................................................................................................... 4
General AC Specifications .......................................................................................................................... 5
Compatibility Mode Selection Specifications.............................................................................6
SiI
161B (Compatible) Mode DC Specifications ......................................................................................... 6
SiI
161B (Compatible) Mode AC Specifications.......................................................................................... 8
SiI
1161 (Programmable) Mode DC Specifications .................................................................................... 9
SiI
1161 (Programmable) Mode AC Specifications................................................................................... 11
Timing Diagrams.........................................................................................................................15
Pin Descriptions..........................................................................................................................19
Output Pins ............................................................................................................................................... 19
Differential Signal Data Pins ..................................................................................................................... 19
Configuration Pins..................................................................................................................................... 20
Power Management Pins.......................................................................................................................... 20
Power and Ground Pins............................................................................................................................ 21
Feature Information ....................................................................................................................22
HSYNC De-jitter Function ......................................................................................................................... 22
Clock Detect Function............................................................................................................................... 22
OCK_INV Function ................................................................................................................................... 22
I
2
C Slave Interface .................................................................................................................................... 23
TFT Panel Data Mapping .......................................................................................................................... 24
Design Recommendations.........................................................................................................31
Differences Between
SiI
161B and
SiI
1161............................................................................................. 31
Using
SiI
1161 in Multiple-Input Applications............................................................................................ 31
Using
SiI
1161 to Replace TI TFP401 ...................................................................................................... 32
Adjusting Equalizer and Bandwidth .......................................................................................................... 32
Voltage Ripple Regulation......................................................................................................................... 33
Decoupling Capacitors.............................................................................................................................. 34
Series Damping Resistors on Outputs...................................................................................................... 35
Receiver Layout ........................................................................................................................................ 36
PCB Ground Planes.................................................................................................................................. 37
Staggered Outputs and Two Pixels per Clock .......................................................................................... 37
Adjusting Output Timings for Loading....................................................................................................... 37
Packaging ....................................................................................................................................38
Thermal Design Options ........................................................................................................................... 38
ePad Enhancement .................................................................................................................................. 38
Dimensions and Marking .......................................................................................................................... 40
Ordering Information ..................................................................................................................40
iii
SiI-DS-0096-A
SiI
1161 PanelLink Receiver
Data Sheet
LIST OF TABLES
Table 1. DC Parametric Specifications ........................................................................................................... 4
Table 2. General AC Specifications ................................................................................................................ 5
Table 3.
SiI
161B Mode DC Specifications ..................................................................................................... 7
Table 4.
SiI
161B Mode AC Specifications ..................................................................................................... 8
Table 5.
SiI
1161 Mode DC Specifications.................................................................................................... 10
Table 6.
SiI
1161 Mode AC Specifications .................................................................................................... 11
Table 7. Sample Calculation of Data Output Setup and Hold Times – OCK_INV=0.................................... 13
Table 8. Sample Calculation of Data Output Setup and Hold Times – OCK_INV=1.................................... 14
Table 9. One Pixel per Clock Mode Data Mapping....................................................................................... 24
Table 10. Two Pixel per Clock Mode Data Mapping..................................................................................... 24
Table 11. One Pixel per Clock Input/Output TFT Mode – VESA P&D and FPDI-2
TM
Compliant.................. 25
Table 12. Two Pixels per Clock Input/Output TFT Mode .............................................................................. 26
Table 13. 24-bit One Pixel per Clock Input with 24-bit Two Pixels per Clock Output TFT Mode ................. 27
Table 14. 18-bit One Pixel per Clock Input with 18-bit Two Pixels per Clock Output TFT Mode ................. 28
Table 15. Two Pixels per Clock Input with One Pixel per Clock Output TFT Mode ..................................... 29
Table 16. Output Clock Configuration by Typical TFT Panel Application ..................................................... 30
Table 17. New Pin Functions for
SiI
1161 in Programmable Mode .............................................................. 31
Table 18. Internal I
2
C Registers.................................................................................................................... 32
Table 19: I
2
C Register Field Definitions ........................................................................................................ 33
Table 20. Recommended Components for 1-2MHz Noise Suppression...................................................... 35
Table 21. Recommended Components for 100-200kHz Noise Suppression on PVCC .............................. 35
LIST OF FIGURES
Figure 1. Functional Block Diagram ............................................................................................................... 2
Figure 2.
SiI
161B Mode Control of Output Pin Drive Strength ...................................................................... 6
Figure 3. Output Loading in
SiI
161B Mode ................................................................................................... 9
Figure 4.
SiI
1161 Mode Control of Output Pin Drive Strength....................................................................... 9
Figure 5. Receiver Output Setup and Hold Times – OCK_INV=0................................................................ 12
Figure 6. Receiver Output Setup and Hold Times – OCK_INV=1................................................................ 13
Figure 7. Digital Output Transition Times ..................................................................................................... 15
Figure 8. Receiver Clock Cycle/High/Low Times ......................................................................................... 15
Figure 9. Channel-to-Channel Skew Timing ................................................................................................ 15
Figure 10. Receiver Clock-to-Output Delay and Duty Cycle Limits ............................................................. 16
Figure 11. Output Signals Disabled Timing from Clock Inactive .................................................................. 16
Figure 12. Wake-Up on Clock Detect .......................................................................................................... 16
Figure 13. Output Signals Disabled Timing from PD# Active ....................................................................... 17
Figure 14. SCDT Timing from DE Inactive or Active .................................................................................... 17
Figure 15. Two Pixels per Clock Staggered Output Timing Diagram ........................................................... 17
Figure 16. I
2
C Data Valid Delay (driving Read Cycle data) .......................................................................... 18
Figure 17. Block Diagram for OCK_INV....................................................................................................... 22
Figure 18. I
2
C Byte Read.............................................................................................................................. 23
Figure 19. I
2
C Byte Write .............................................................................................................................. 23
Figure 20. Voltage Regulation using TL431 ................................................................................................. 33
Figure 21. Voltage Regulation using LM317 ................................................................................................ 34
Figure 22. Decoupling and Bypass Capacitor Placement............................................................................ 34
Figure 23. Decoupling and Bypass Schematic............................................................................................. 35
Figure 24. Receiver Output Series Damping Resistors ............................................................................... 35
Figure 25. General Signal Routing Recommendations................................................................................ 36
Figure 26. Signal Trace Routing Example.................................................................................................... 36
Figure 27. ePad Diagram ............................................................................................................................. 38
Figure 28. Temperature Rise with Frequency and ePad.............................................................................. 39
Figure 29. Package Diagram........................................................................................................................ 40
SiI-DS-0096-A
iv
SiI
1161 PanelLink Receiver
Data Sheet
General Description
The
SiI
1161 receiver uses PanelLink Digital
technology to support high-resolution displays up to
UXGA (25-165MHz). This receiver supports up to true
color panels (24 bits per pixel, 16M colors) with both
one and two pixels per clock.
All PanelLink products are designed on a scaleable
CMOS architecture, ensuring support for future
performance enhancements while maintaining the
same logical interface. System designers can be
assured that the interface will be stable through a
number of technology and performance generations.
PanelLink Digital technology simplifies PC and display
interface design by resolving many of the system level
issues associated with high-speed mixed signal
design, providing the system designer with a digital
interface solution that is quicker to market and lower in
cost.
Features
•
•
•
•
•
•
•
•
•
•
•
August 2003
Supports 10 meter cables at UXGA speed
I
2
C port for dynamic optimization of settings to
compensate for long cables and/or poor quality
transmitters
Flexible output drive controls to optimize timings
for all possible configurations
3.3V operation
Time staggered data output for reduced ground
bounce and lower EMI
Sync Detect feature for DVI “Hot Plugging”
ESD tolerant to 5kV (HBM) on all pins
Compliant with DVI 1.0
Guaranteed interoperability with DVI-compliant
transmitters
Low power standby mode; automatic entry into
standby mode with clock detect circuitry
Lead-free packaging (see page 40).
SiI
1161 Pin Diagram
OUTPUT
CLOCK
CONTROLS
HSYNC
VSYNC
OGND
GPO
OVCC
EVEN 8-bits RED
OVCC
OGND
ODCK
QE23
QE22
QE21
QE20
QE19
QE18
QE17
QE16
QE15
QO1
QO0
DE
QE14
CTL3
CTL2
CTL1
GND
VCC
ODD 8-bits BLUE
QO2
QO3
QO4
QO5
QO6
QO7
OVCC
OGND
QO8
QO9
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
96
97
82
84
88
94
77
78
95
98
81
86
76
91
80
85
79
83
87
89
90
92
93
99
100
25
24
23
22
21
20
19
18
17
QE13
QE12
QE11
QE10
QE9
QE8
OGND
OVCC
QE7
QE6
ODD 8-bits GREEN
QO11
QO12
QO13
QO14
QO15
VCC
GND
QO16
QO17
QO18
QO19
100-Pin
TQFP
(Top View)
14
13
12
11
10
9
8
7
6
5
4
3
2
1
QE4
QE3
QE2
QE1
QE0
SCDT
I2C_MODE#
(STAG_OUT#)
VCC
GND
PIXS
SDA (ST)
PD#
HS_DJTR
ODD 8-bits RED
QO20
QO21
QO22
DIFFERENTIAL
SIGNAL
PLL
SCL
(OCK_INV)
EXT_RES
CONFIG. PINS
QO23
OGND
AGND
AGND
AGND
AGND
AGND
MODE
RX2-
RX1-
RX0-
OVCC
AVCC
AVCC
AVCC
AVCC
PGND
RXC-
PVCC
RX2+
RX1+
RX0+
RXC+
PWR
MGMT
PDO#
EVEN 8-bits BLUE
QO10
SiI
1161
16
15
QE5
EVEN 8-bits GREEN
38
37
36
35
34
33
32
31
30
27
50
49
47
46
44
42
41
45
40
48
43
39
29
28
26
SiI-DS-0096-A