电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TRU050-GBLHA16.384-4.096

产品描述Phase Locked Loop, CDSO16, HERMETIC SEALED, GULL WING, CERAMIC, SMT, DIP-16
产品类别模拟混合信号IC    信号电路   
文件大小627KB,共17页
制造商Vectron International, Inc.
官网地址http://www.vectron.com/
标准
下载文档 详细参数 全文预览

TRU050-GBLHA16.384-4.096概述

Phase Locked Loop, CDSO16, HERMETIC SEALED, GULL WING, CERAMIC, SMT, DIP-16

TRU050-GBLHA16.384-4.096规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SOIC
包装说明HERMETIC SEALED, GULL WING, CERAMIC, SMT, DIP-16
针数16
Reach Compliance Codecompli
模拟集成电路 - 其他类型PHASE LOCKED LOOP
JESD-30 代码R-CDSO-G16
JESD-609代码e4
长度20.32 mm
湿度敏感等级1
功能数量1
端子数量16
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度5.58 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
端子面层GOLD OVER NICKEL
端子形式GULL WING
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.87 mm
Base Number Matches1

文档预览

下载PDF文档
What Does It Do?
Vectron International's TRU-050 module is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming,
frequency translation and clock smoothing applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter performance.
This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop Filter Op-Amp,
a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pin DIL ceramic package with optional thru-hole or surface mount leads. The VCXO frequency (OUT1) and
division factor (OUT2) are factory set in accordance with customer specifications. PLL response is optimized for each application by the selection of three external passive
components. Software is available from Vectron to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
TRU-050?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
Pages 6-11
How Is It Used?
Pages 15-18
Single or +5.0 V supply (+3.3V option available)
How Is It Built?
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 e-mail: vectron@vectron.com
1 of 17
RS232发送模块的FPGA设计(论文,代码)
RS-232发送模块 它应该能像这样工作: 发送器接收8位的数据,并将其串行输出。("TxD_start"置位后开始传输). 当有数传输的时候,使"busy"信号有效,此时“TxD_start” ......
程序天使 FPGA/CPLD
PSPICE入门级教程
PSPICE入门级教程...
安_然 Microchip MCU
晒WEBENCH设计的过程+输出9电压1.2A电流快速充电电源适配器方案
本帖最后由 游乐场 于 2014-7-24 23:58 编辑 最近米发布了米4,这块钢板不简单!确实是有些不简单。抛开其他方面不说,我们来看看他的快速充电标准:9V电压1.2A电流的输出。这种标准应该在市 ......
游乐场 模拟与混合信号
这个电路的电流放大倍数怎么算的?
391983 这个Io公式是怎么计算的?负载不用考虑吗? ...
幸福ing 模拟电子
FPGA仿真问题
在QUARTUS 调用MODELSIM仿真时,进行RTL仿真,为什么点一下最下面的状态栏数字加2呢?好像是单步仿真啦? 可能是我不小心在SETTING 中SIMMULATION 中胡该啦一下造成的。哪位高手指点一下啊 ......
870027359 FPGA/CPLD
IAR调试STM32F101VB出现的问题,请教!
IAR调试STM32F101VB出现以下错误提示,...
strawberry921 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 394  2073  1721  265  1469  41  4  6  39  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved