HYB39S512400/800/160AT(L)
512MBit Synchronous DRAM
512 MBit Synchronous DRAM
Preliminary Datasheet April ’01
•
High Performance:
-6
fCK
tCK3
tAC3
tCK2
tAC2
166
6
5
7.5
5.4
-7
143
7
5.4
7.5
5.4
-7.5
133
7.5
5.4
10
6
-8
125
8
6
10
6
Units
MHz
ns
ns
ns
ns
•
•
•
•
•
•
•
•
•
•
•
•
Multiple Burst Read with Single Write
Operation
Automatic
Command
and
Controlled
Precharge
Data Mask for Read / Write control (x4, x8)
Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Power Down and Clock Suspend Mode
8192 refresh cycles / 64 ms (7,8
µs)
Random Column Address every CLK
( 1-N Rule)
Single 3.3V +/- 0.3V Power Supply
LVTTL Interface versions
Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
-6 parts for PC166 3-3-3 operation
-7 parts for PC133 2-2-2 operation
-7.5 parts for PC133 3-3-3 operation
-8 parts for PC100 2-2-2 operation
•
•
•
•
•
•
Fully Synchronous to Positive Clock Edge
0 to 70
°C
operating temperature
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2 & 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
1, 2, 4, 8 and full page
The HYB39S512400/800/160AT(L) are four bank Synchronous DRAM’s organized as 4 banks x
32MBit x4, 4 banks x 16MBit x8 and 4 banks x 8Mbit x16 respectively. These synchronous devices
achieve high speed data transfer rates for CAS-latencies by employing a chip architecture that
prefetches multiple bits and then synchronizes the output data to a system clock. The chip is
fabricated with INFINEON’s advanced 0.14
µm
512MBit DRAM process technology.
The device is designed to comply with all industry standards set for synchronous DRAM products,
both electrically and mechanically. All of the control, address, data input and output circuits are
synchronized with the positive edge of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur
at higher rate than is possible with standard DRAMs. A sequential and gapless data rate is possible
depending on burst length, CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a
single 3.3V +/- 0.3V power supply. All 512Mbit components are housed in TSOPII-54 packages.
INFINEON Technologies
1
4.01
HYB39S512400/800/160AT(L)
512MBit Synchronous DRAM
Ordering Information
Type
Speed Grade
Package
Description
HYB 39S512400AT-6
HYB 39S512400AT-7
HYB 39S512400AT-7.5
HYB 39S512400AT-8
HYB 39S512800AT-6
HYB 39S512800AT-7
HYB 39S512800AT-7.5
HYB 39S512800AT-8
HYB 39S512160AT-6
HYB 39S512160AT-7
HYB 39S512160AT-7.5
HYB 39S512160AT-8
HYB39S512xx0ATL
PC166-333-520
PC133-222-520
PC133-333-520
PC100-222-620
PC166-333-520
PC133-222-520
PC133-333-520
PC100-222-620
PC166-333-520
PC133-222-520
PC133-333-520
PC100-222-620
PC100-xxx-620
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
P-TSOP-54-2 (400mil)
166MHz 4B x 32M x 4 SDRAM
143MHz 4B x 32M x 4 SDRAM
133MHz 4B x 32M x 4 SDRAM
125MHz 4B x 32M x 4 SDRAM
166MHz 4B x 16M x 8 SDRAM
143MHz 4B x 16M x 8 SDRAM
133MHz 4B x 16M x 8 SDRAM
125MHz 4B x 16M x 8 SDRAM
166MHz 4B x 8M x 16 SDRAM
143MHz 4B x 8M x 16 SDRAM
133MHz 4B x 8M x 16 SDRAM
125MHz 4B x 8M x 16 SDRAM
Low Power Versions (on request)
Pin Description
CLK
CKE
CS
RAS
CAS
WE
A0-A12
BA0, BA1
Clock Input
Clock Enable
Chip Select
Row Address Strobe
Column Address Strobe
Write Enable
Address Inputs
Bank Select
DQx
DQM, LDQM, UDQM
V
DD
V
SS
V
DDQ
V
SSQ
NC
Data Input /Output
Data Mask
Power (+3.3V)
Ground
Power for DQ’s (+ 3.3V)
Ground for DQ’s
not connected
INFINEON Technologies
2
4.01