电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24FC64GXE-TE13REV-D

产品描述EEPROM, 8KX8, Serial, CMOS, PDSO8, ROHS COMPLIANT, EIAJ, SOIC-8
产品类别存储    存储   
文件大小629KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准  
下载文档 详细参数 全文预览

CAT24FC64GXE-TE13REV-D概述

EEPROM, 8KX8, Serial, CMOS, PDSO8, ROHS COMPLIANT, EIAJ, SOIC-8

CAT24FC64GXE-TE13REV-D规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
最大时钟频率 (fCLK)0.4 MHz
JESD-30 代码R-PDSO-G8
JESD-609代码e4
长度5.3 mm
内存密度65536 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度2.03 mm
串行总线类型I2C
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2.5 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度5.25 mm
最长写入周期时间 (tWC)5 ms
Base Number Matches1

文档预览

下载PDF文档
CAT24FC64
64K-Bit I
2
C Serial CMOS EEPROM
FEATURES
I
Fast mode I
2
C bus compatible*
I
Max clock frequency:
I
Industrial and extended
temperature ranges
I
5 ms max write cycle time
I
Write protect feature
I
1,000,000 program/erase cycles
I
100 year data retention
- 400KHz for VCC=2.5V to 5.5V
I
Schmitt trigger filtered inputs for noise suppression
I
Low power CMOS technology
I
64-byte page write buffer
I
Self-timed write cycle with auto-clear
– entire array protected when WP at V
IH
I
8-pin DIP, 8-pin SOIC (JEDEC), 8-pin SOIC
(EIAJ), 8-pin TSSOP and TDFN packages
DESCRIPTION
The CAT24FC64 is a 64K-bit Serial CMOS EEPROM
internally organized as 8,192 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements. The CAT24FC64
features a 64-byte page write buffer. The device oper-
ates via the I
2
C bus serial interface and is available in 8-
pin DIP, SOIC, TSSOP and TDFN packages.
PIN CONFIGURATION
DIP Package (P, L, GL)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
TDFN Package (RD2, ZD2)
A0
1
A1
2
A2
3
VSS
4
8
VCC
7
WP
SOIC Package
(J, W, K, X, GW, GX)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
NC
i
D
c
s
VCC
WP
SCL
SDA
A0
A1
A2
VSS
TSSOP Package (U, Y, GY)
1
2
3
4
8
7
6
5
n
o
(Top View)
6
SCL
5
SDA
i
t
WP
SCL
SDA
u
n
VCC
VSS
SDA
WP
BLOCK DIAGRAM
EXTERNAL LOAD
d
e
DOUT
ACK
CONTROL
LOGIC
a
P
128
t
r
SENSE AMPS
SHIFT REGISTERS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
START/STOP
LOGIC
VCC
XDEC
EEPROM
128X512
Function
DATA IN STORAGE
Address Inputs
Serial Data/Address
SCL
A0
A1
A2
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
Serial Clock
Write Protect
+2.5V to +5.5V Power Supply
Ground
No Connect
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1046, Rev. K

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2681  2900  1237  2121  860  54  59  25  43  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved