电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1465AV25

产品描述36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL⑩ Architecture
文件大小463KB,共29页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1465AV25概述

36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL⑩ Architecture

文档预览

下载PDF文档
CY7C1461AV25
CY7C1463AV25
CY7C1465AV25
36-Mbit (1M x 36/2M x 18/512K x 72)
Flow-Through SRAM with NoBL™ Architecture
Features
• No Bus Latency™ (NoBL™) architecture eliminates
dead cycles between write and read cycles
• Can support up to 133-MHz bus operations with zero
wait states
— Data is transferred on every clock
• Pin-compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 2.5V/1.8V I/O power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• CY7C1461AV25, CY7C1463AV25 available in
JEDEC-standard lead-free 100-pin TQFP package,
lead-free and non-lead-free 165-ball FBGA package.
CY7C1465AV25 available in lead-free and non-lead-free
209-ball FBGA package.
• Three chip enables for simple depth expansion
• Automatic Power-down feature available using ZZ
mode or CE deselect
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• Burst Capability—linear or interleaved burst order
• Low standby power
Functional Description
[1]
The CY7C1461AV25/CY7C1463AV25/CY7C1465AV25 are
2.5V, 1M
×
36/2M
×
18/512K
×
72 Synchronous Flow-through
Burst SRAMs designed specifically to support unlimited true
back-to-back Read/Write operations without the insertion of
wait
states.
The
CY7C1461AV25/CY7C1463AV25/
CY7C1465AV25 is equipped with the advanced No Bus
Latency (NoBL) logic required to enable consecutive
Read/Write operations with data being transferred on every
clock cycle. This feature dramatically improves the throughput
of data through the SRAM, especially in systems that require
frequent Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
270
120
100 MHz
8.5
250
120
Unit
ns
mA
mA
Note:
1. For best-practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05355 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 22, 2006

CY7C1465AV25相似产品对比

CY7C1465AV25 CY7C1463AV25
描述 36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL⑩ Architecture 36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL⑩ Architecture
A/D转换
老师我们的硬件电路做好了,但软件不知道从何入手呢...
TSB41 单片机
请教关于ARM启动代码中堆栈的初始化?
启动代码中堆栈的初始化是不是只是定义一下要用到的堆的长度,比如IRQ中断,按书上说堆空间是要自己申请的,而栈是系统自动分配的,要是这样的话那初始化就应该是只对堆的长度进行定义了?还有 ......
xuch37216471 ARM技术
Ku波段收发组件研制
摘 要:介绍了波段收发组件的设计与制作,整个组件由低相噪振荡器!滤波器!功分器!发射开关!发射推动级!功率放大器!低噪声放大器!接收开关!混频器和中频放大器等部分组成"文章分别对一些主要部件进 ......
JasonYoo 消费电子
大家帮我看看,我用厂家提供的BSP生成的OS 在开发板上无法启动,有详细信息,该如何修改
下面的情况均在厂家提供的开发板上试验 内存情况: 内存:64MByte SDRAM(2片16位的SDRAM芯片组成32位接口) NOR Flash:32MByte内存(2片intel E28F128组成32位接口) 测 ......
akpor 嵌入式系统
请问“要通过中断来实时接收100ms的数据”,这个机制怎么建立阿
我最近想做一个红外码学习器,在按下遥控按钮后,就把接收到的红外数据保存下来。但是,在多进程里面由于有调度问题,实时性很难控制,不知哪位高手做过没有,请帮忙指点一下阿...
fanyang1968 嵌入式系统
发两张转来得养眼美女,不好让水王独占鳌头阿
:lol 发两张转来得养眼美女,不好让水王独占鳌头阿:victory:...
lopopo 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2017  67  519  19  1678  46  38  47  39  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved