电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V83L20PAG8

产品描述FIFO, 2KX9, 20ns, Asynchronous, CMOS, PDSO56, GREEN, TSSOP-56
产品类别存储    存储   
文件大小286KB,共12页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

72V83L20PAG8概述

FIFO, 2KX9, 20ns, Asynchronous, CMOS, PDSO56, GREEN, TSSOP-56

72V83L20PAG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码TSSOP
包装说明TSSOP,
针数56
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间20 ns
其他特性RETRANSMIT
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
内存密度18432 bit
内存宽度9
功能数量1
端子数量56
字数2048 words
字数代码2000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX9
可输出NO
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 Volt CMOS DUAL ASYNCHRONOUS FIFO
DUAL 512 x 9, DUAL 1,024 x 9
DUAL 2,048 x 9, DUAL 4,096 X 9
DUAL 8,192 X 9
IDT72V81
IDT72V82
IDT72V83
IDT72V84
IDT72V85
FEATURES:
The IDT72V81 is equivalent to two IDT72V01 - 512 x 9 FIFOs
The IDT72V82 is equivalent to two IDT72V02 - 1,024 x 9 FIFOs
The IDT72V83 is equivalent to two IDT72V03 - 2,048 x 9 FIFOs
The IDT72V84 is equivalent to two IDT72V04 - 4,096 x 9 FIFOs
The IDT72V85 is equivalent to two IDT72V05 - 8,192 x 9 FIFOs
Low power consumption
— Active: 330 mW (max.)
— Power-down: 18 mW (max.)
Ultra high speed—15 ns access time
Asynchronous and simultaneous read and write
Offers optimal combination of data capacity, small foot print
and functional flexibility
Ideal for bidirectional, width expansion, depth expansion, bus-
matching, and data sorting applications
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CEMOS™ technology
Space-saving TSSOP package
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V81/72V82/72V83/72V84/72V85 are dual-FIFO memories that
load and empty data on a first-in/first-out basis. These devices are functional and
compatible to two IDT72V01/72V02/72V03/72V04/72V05 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins. The devices use Full and Empty flags to prevent data overflow and
underflow and expansion logic to allow for unlimited expansion capability in both
word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity
bits at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed low to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using IDT’s high-speed CMOS technology.
They are designed for those applications requiring asynchronous and simul-
taneous read/writes in multiprocessing and rate buffer applications.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(DA
0
-DA
8
)
WA
WRITE
CONTROL
WRITE
POINTER
THREE-
STATE
BUFFERS
RSA
WB
WRITE
CONTROL
WRITE
POINTER
DATA INPUTS
(DB
0
-DB
8
)
RSB
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
THREE-
STATE
BUFFERS
RA
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
XIA
XOA/HFA
FFA
EFA
DATA
OUTPUTS
(QA
0
-QA
8
)
FLA/RTA
RB
XIB
XOB/HFB
FFB
EFB
DATA
OUTPUTS
(QB
0
-QB
8
)
FLB/RTB
3966 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The AsyncFIFO™ is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JUNE 2011
DSC-3966/4
©
2011 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
这周六谁敢去香山?
无奈被高中同学约去爬香山,周六:funk: 人多的要命! 本帖最后由 DIAG 于 2010-5-20 11:59 编辑 ]...
DIAG 聊聊、笑笑、闹闹
如何使用EVC通过OLEDB 连接SQLCE 代码示例
求EVC 通过OLEDB 连接SQLCE 代码示例 多谢...
rwlggd 嵌入式系统
想学arm 用linux编驱动 不知道怎么开始
想学arm 用linux编驱动 不知道怎么开始,希望高人指点迷津啊!!...
83957595 Linux开发
CD4013开关电路
在网上找的CD4013按键开关电路,把pnp换成了P沟道场效应MOS管AOD417,按图中标注接的引脚,接12v电源,输出电压一直是3.4v,按键也没反应,是什么问题啊 385261 ...
dinghao1 PCB设计
关于弱电设计的牢骚
弱电市场确实太混乱了,我做了6年的建筑智能化系统设计,什么弱电系统都设计过,从来没有收到过1个子的设计费。 设计人员的苦难只有自己才知道,为了投标,没日没夜的加班这都是小事,最可恨 ......
小瑞 工业自动化与控制
DSP焊接
今天看一高手焊DSP ,很过瘾。用的是拖焊的方式,喂了很多锡,因为是无铅所以,在铅化后快速拿开铬铁头,移板。主要还是利用了焊锡分子的张力的原理。...
安_然 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2408  2758  1836  2885  2344  51  36  43  34  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved