电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

70T05L20BF

产品描述CABGA-100, Tray
产品类别存储    存储   
文件大小405KB,共19页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

70T05L20BF概述

CABGA-100, Tray

70T05L20BF规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码CABGA
包装说明LFBGA,
针数100
制造商包装代码BF100
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间20 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码S-PBGA-B100
JESD-609代码e0
长度10 mm
内存密度65536 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度8
湿度敏感等级3
功能数量1
端子数量100
字数8192 words
字数代码8000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织8KX8
封装主体材料PLASTIC/EPOXY
封装代码LFBGA
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2.6 V
最小供电电压 (Vsup)2.4 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED 2.5V
16/8K x 8 DUAL-PORT
STATIC RAM
Features
PRELIMINARY
IDT70T06/5L
OBSOLETE PARTS
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial: 20/25ns (max.)
– Industrial: 25ns (max.)
Low-power operation
– IDT70T06/5L
Active: 200mW (typ.)
Standby: 600µW (typ.)
IDT70T06/5 easily expands data bus width to 16 bits or
more using the Master/Slave select when cascading more
than one device
Functional Block Diagram
OE
L
CE
L
R/W
L
I/O
0L
- I/O
7L
BUSY
L
A
13L
(1)
A
0L
S OR
T F
R
A D
P E
E ND S
T E
E
N
L M IG
O M S
S O
E
B C
D
O E
R EW
T N
O
N
Interrupt Flag
M/S = V
IH
for
BUSY
output flag on Master
M/S = V
IL
for
BUSY
input on Slave
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
Battery backup operation—2V data retention
LVTTL-compatible, single 2.5V (±100mV) power supply
Available in a 64-pin TQFP and 100-pin
fpBGA
Industrial temperature range (-40°C to +85°C) is available
for selected speeds
OE
R
CE
R
R/W
R
,
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
(2,3)
BUSY
R
(2,3)
Address
Decoder
MEMORY
ARRAY
Address
Decoder
A
13R
(1)
A
0R
14
14
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(3)
INT
L
NOTES:
1. A
13
is a NC for IDT70T05.
2. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
3.
BUSY
outputs and
INT
outputs are non-tri-stated push-pull.
M/S
SEM
R
INT
R
(3)
5668 drw 01
JANUARY 2009
1
©2009 Integrated Device Technology, Inc.
DSC-5668/2
6.07

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1103  2065  2390  193  2669  53  38  11  2  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved