电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65703S75BG8

产品描述PBGA-119, Reel
产品类别存储    存储   
文件大小725KB,共24页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V65703S75BG8在线购买

供应商 器件名称 价格 最低购买 库存  
71V65703S75BG8 - - 点击查看 点击购买

71V65703S75BG8概述

PBGA-119, Reel

71V65703S75BG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
零件包装代码PBGA
包装说明BGA, BGA119,7X17,50
针数119
制造商包装代码BG119
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间7.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
座面最大高度2.36 mm
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.275 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
IDT71V65703
IDT71V65903
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Green parts available, see ordering information
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and on the next clock cycle the associated data cycle
occurs, be it read or write.
The IDT71V65703/5903 contain address, data-in and control
signal registers. The outputs are flow-through (no output data
register). Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three
is not asserted when ADV/LD is low, no new memory operation can
be initiated. However, any pending data transfers (reads or writes)
will be completed. The data bus will tri-state one cycle after the chip
is deselected or a write is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize a high-performance CMOS
process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2014
DSC-5298/05
1
©2014 Integrated Device Technology, Inc.
12864学习笔记_4---几点补充详解
我发现前面几篇对图画显示RAM (GDRAM)介绍的不是很详细,我就在下面再详细地介绍一下: 图画显示RAM (GDRAM) 提供64*256位元的GDRAM 提供64*32个位元组的记忆空间(由扩充指令设定绘图RAM地 ......
qinkaiabc 微控制器 MCU
windows下要做一个小的驱动,实现把得到的数据通过网卡发送到网络上去。要个思路
从来没做过驱动开发 突然让我做个这个 一点思路也没有。。。 想问一下 这个程序的大体思路 和该看那些资料? 还有就是开发环境用不用配置?都用什么?...
zbashore 嵌入式系统
F28335 存储器映射
493685 如图,为f28335的储存器映射图。10个片上SRAM(M1,M0,L0~L7),从XINTF外部接口扩展外部储存器空间。 M0的片上储存块地址范围是0x000040~0x003FF(1K×16位),M1块的地址范围 ......
fish001 DSP 与 ARM 处理器
请教一个特殊的电阻测量问题
http://bbs.eccn.com/ecbbs/skins/Default/topicface/face1.gif 请教一个特殊的电阻测量问题1、 电阻R与电容C串联电路模型。 2、 要求:测量出R,R变化范围0—200欧,准确到5欧即可。 3、C ......
测试/测量
我在调试电路的时候发现一个问题芯片是MSP430F149在仿真头调试的时候通信正常,断电之后运行就发现串口不能通信了,如果再次插上下载线(下载线和电脑相连)就又
我在调试电路的时候发现一个问题芯片是MSP430F149在仿真头调试的时候通信正常,断电之后运行就发现串口不能通信了,如果再次插上下载线(下载线和电脑相连)就又可以通信了,这为什么? MAX232的工作 ......
memphysto 微控制器 MCU
【TI FAE 分享】仪表放大器: CMRR,你偷走了我的精度
仪表放大器,简称仪放,英文名叫做Instrument Amplifier,通常用于高精密低频信号检测,像温度,压力等电桥差分测量,电流取样,生物电等微弱差分信号放大。这些信号有共同的特点就是:差分信号 ......
EEWORLD社区 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1888  1851  1321  2116  2918  58  13  32  48  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved