电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z18AGD-250V

产品描述ZBT SRAM, 2MX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小508KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8322Z18AGD-250V在线购买

供应商 器件名称 价格 最低购买 库存  
GS8322Z18AGD-250V - - 点击查看 点击购买

GS8322Z18AGD-250V概述

ZBT SRAM, 2MX18, 5.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8322Z18AGD-250V规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间5.5 ns
其他特性ALSO OPERATED WITH 2.5V SUPPLY; PIPELINE/FLOW THROUGH ARCHITECTURE
最大时钟频率 (fCLK)250 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8/2.5 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.03 A
最小待机电流1.7 V
最大压摆率0.21 mA
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS8322Z18/36A(B/D)-xxxV
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- and 165-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36A-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36A-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump or 165-bump BGA package.
Functional Description
The GS8322Z18/36A-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
关于jmail组件的pop3class.Conection(string userid,string password,string server,int po
我的程序是这样的在我点击连接按钮出发事件的方法的代码如下: pop3 = new POP3Class(); pop3.Connect(txtUserID.Text.Trim(), txtPassword.Text.Trim()txtServerAddr.Text.Trim(), 110);//调 ......
fund123 嵌入式系统
CC2640 CC1310高低温测试
CC13/26XX是TI全新一代支持Sub1G、2.4G 私有协议、BLE、Zigbee、RF4CE和6LowPan的超低功耗多协议SOC处理器。CC2640为BLE低功耗蓝牙芯片, CC1310为支持低于1GHz的无线产品SOC。在datasheet都标注 ......
灞波儿奔 无线连接
把AD转换芯片的输入管脚悬空,转换值为什么是最大
16位的AD7682,把AD转换芯片的输入管脚悬空,转换值为什么是65535,不应该是0吗? ...
dageliu ADI 工业技术
英语好的朋友,来帮帮忙~~~
坛子里飞雪008传了一个贴片焊接的视频,但是是英语, https://bbs.eeworld.com.cn/thread-98741-1-1.html 有没有英语好的朋友,空出一点时间,帮忙翻译下呢 听了一下 感觉语速不是很快 ......
soso 单片机
焰火打出“奥运五环”图案,全凭烟花弹中的电脑芯片
据报道, 在今晚的开幕式上,焰火会打出“奥运五环”等图案。 但“奥运五环”分别为红色、蓝色、黄色、绿色和黑色。要通过焰火将5种颜色编织在一起,难度极大。因此很多市民质疑: 这怎么可能做 ......
PCB设计
【官宣】EEWorld社区开通FPGA技术微信交流群
值论坛即将来临的11月8日直播:英特尔FPGA可编程加速平台介绍(点此预约观看),我们开通了FPGA技术微信交流群,欢迎相关网友加入。加入方式:扫描下方二维码,如群满或者二维码失效,请添加“h ......
nmg FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1096  2521  1895  475  323  23  51  39  10  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved