电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832032AGT-333IV

产品描述Cache SRAM, 1MX32, 5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
产品类别存储    存储   
文件大小330KB,共22页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS832032AGT-333IV在线购买

供应商 器件名称 价格 最低购买 库存  
GS832032AGT-333IV - - 点击查看 点击购买

GS832032AGT-333IV概述

Cache SRAM, 1MX32, 5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS832032AGT-333IV规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性ALSO OPERTAES AT 2.5, SYNCHRONOUS BURST
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度33554432 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量100
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
组织1MX32
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS832018/32/36AGT-xxxV
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• RoHS-compliant 100-lead TQFP package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832018/32/36AGT-xxxV operates on a 1.8 V power
supply. All input are 1.8 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1.8 V compatible.
Functional Description
Applications
The GS832018/32/36AGT-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
2.5
3.3
365
425
4.5
4.5
270
315
-250
2.5
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/22
© 2011, GSI Technology
智能家居群号57181455
新群,智能家居,电机控制。...
yanbangjiao DIY/开源硬件专区
急~!!!!!!!!!!!!!!!!!!!!!!!!毕业设计付费的!
做PDA个人收支管理系统.用EVB开发语言 具体情况面议.... 请联系QQ276881095...
zqiaoshi 嵌入式系统
嵌入式Qt-实现两个窗口的切换
之前的文章,分别有介绍过使用Qt程序实现一个时钟和一个秒表,本篇,来将这两个功能整合在一起,实现两个页面的随意切换,并且两个页面能独立运行,互不影响。 先来看下最终的效果 ......
DDZZ669 ARM技术
FCRAM技术应用第二部分:OC-192系统中的存储器架构设计
鉴于网络架构的速度越来越高,对新型存储器架构的需求也日渐迫切。FCRAM填补了DRAM和SRAM之间性能上的空白,并且具有和DRAM相似的成本,特别是在存储空间不断增长而功能日渐趋同的趋势下,它将 ......
frozenviolet 汽车电子
【转】编程开发经验谈:其实Unix/linux很简单
很多编程的朋友都在网上问我这样的几个问题,Unix/linux怎么学?Unix/linux怎么这么难?如何才能学好?并且让我给他们一些学好Unix的经验。在绝大多数时候,我发现问这些问题的朋友都有两个特点 ......
ssawee 嵌入式系统
DeviceIoControl在应用程序和驱动程序传递参数的问题??
WINCE5中,在应用程序中,单击一个按钮,然后在执行以下代码 void CDiscDlg::OnDiscCapture() { // TODO: Add your control notification handler code here BYTE *pDisplayBuffe ......
cokiy 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 586  2586  254  1687  2827  12  53  6  34  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved