电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS881Z32BGD-300I

产品描述ZBT SRAM, 256KX32, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165
产品类别存储    存储   
文件大小1MB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS881Z32BGD-300I概述

ZBT SRAM, 256KX32, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FBGA-165

GS881Z32BGD-300I规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codeunknown
ECCN代码3A991.B.2.B
最长访问时间5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度8388608 bit
内存集成电路类型ZBT SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Functional Description
om
m
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is a 9Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
de
en
Paramter Synopsis
-333
2.5
3.0
250
290
4.5
4.5
200
230
d
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS881Z18B(T/D)/GS881Z32B(T/D)/GS881Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in a JEDEC-standard 100-pin
TQFP package.
fo
r
-300
2.5
3.3
230
265
5.0
5.0
185
210
N
-250
2.5
4.0
200
230
5.5
5.5
160
185
ew
-200
3.0
5.0
170
195
6.5
6.5
140
160
D
3.8
6.7
140
160
7.5
7.5
128
145
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
ec
ot
R
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
N
Flow Through
2-1-1-1
Rev: 1.06a 2/2008
1/39
es
-150
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ig
n
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2002, GSI Technology
ce下如何打开帮助文档.htm
在ce下想打开帮助文档,在网上搜了下,说需要peghelp.exe,可我在ce设备windows目录下没找到这个文件,在我的ce安装目录下也没找到这个文件,那是不是要添加什么组件? PROCESS_INFORMA ......
bagege 嵌入式系统
请教:EVC高级编程及其应用开发一书中的UDC程序,为什么可以发送数据,不能接收数据
EVC高级编程及其应用开发一书中的UDC程序,为什么可以发送数据,接收不到数据。我将单机设置为一个本地环路。然后拿个一个windows的UDP调试软件,在写好IP,本地和远端的端口后,windows的UDP调 ......
conniezhou 嵌入式系统
ADuc7026学习-串口
本帖最后由 dj狂人 于 2015-1-12 17:23 编辑 ADuc7026学习-串口 折腾完串口插头,串口算是折腾 ......
dj狂人 ADI 工业技术
PC机与板子通信的问题
现在手头上有个项目,实现PC机对板子参数设置(通过USB Device),我现在是用同步软件跟板子相连,我想知道,WinCE上的应用程序怎么检测到USB Device是否连接上?...
hhhhh88 嵌入式系统
终于可以让VC5509A跑起来了! -
本帖最后由 dontium 于 2016-5-16 21:43 编辑 费了九牛二虎之力 ---- 回头一看,原来走的都是弯路,实际上很简单的。 今天在淘宝上买的XDS100V2到手了,仿真器 ......
dontium DSP 与 ARM 处理器
关于优龙2440开发板K9F1208flash换成K9K8G08flash驱动得问题
100分寻高人指点:我板子是优龙得2440开发板,现在板子上得flash是K9K8G08修改flash驱动得时候就出现了麻烦: 一:关于可行性:有朋友提出2440不支持MLC结构FLASH(K9K8G08是MLC结构)说要用软 ......
lelte 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2146  910  2113  2008  67  44  19  43  41  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved