电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74LVC2952ASO

产品描述Registered Bus Transceiver, LVC/LCX/Z Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SOIC-24
产品类别逻辑    逻辑   
文件大小126KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74LVC2952ASO概述

Registered Bus Transceiver, LVC/LCX/Z Series, 1-Func, 8-Bit, True Output, CMOS, PDSO24, SOIC-24

IDT74LVC2952ASO规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码SOIC
包装说明SOP, SOP24,.4
针数24
Reach Compliance Codenot_compliant
其他特性WITH INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION
控制类型INDEPENDENT CONTROL
计数方向BIDIRECTIONAL
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度15.4 mm
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
最大I(ol)0.024 A
湿度敏感等级1
位数8
功能数量1
端口数量2
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP24,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源3.3 V
Prop。Delay @ Nom-Sup8.2 ns
传播延迟(tpd)8.8 ns
认证状态Not Qualified
座面最大高度2.65 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
翻译N/A
触发器类型POSITIVE EDGE
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74LVC2952A
3.3V CMOS OCTAL BUS TRANSCEIVER AND REGISTER
EXTENDED COMMERCIAL TEMPERATURE RANGE
3.3V CMOS OCTAL BUS
TRANSCEIVER AND
REGISTER WITH 3-STATE OUT-
PUTS AND 5 VOLT TOLERANT I/O
FEATURES:
0.5 MICRON CMOS Technology
ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
1.27mm pitch SOIC, 0.65mm pitch SSOP,
0.635mm pitch QSOP, 0.65mm pitch TSSOP packages
Extended commercial range of – 40°C to +85°C
V
CC
= 3.3V ±0.3V, Normal Range
V
CC
= 2.3V to 3.6V, Extended Range
CMOS power levels (0.4µ W typ. static)
Rail-to-Rail output swing for increased noise margin
All inputs, outputs and I/O are 5 Volt tolerant
Supports hot insertion
IDT74LVC2952A
DESCRIPTION:
The LVC2952A octal bus transceiver and register is built using ad-
vanced dual metal CMOS technology. This high speed low power device
is organized as 8-bit back-to-back registers with separate input and output
control for indepedent control of data flow in either direction. Data on the
A or B bus is stored in the registers on the low-to-high transition of the clock
(CLKAB or CLKBA) input, provided that the clock-enable (CLKENAB or
CLKENBA)
input is low. Taking the output-enable (OEAB or
OEBA)
input
low accesses the data of either port.
All pins can be driven from either 3.3V or 5V devices. This feature allows
the use of this device as a translator in a mixed 3.3V/5V system environ-
ment.
The LVC2952A has been designed with a
±
24mA output driver. This
driver is capable of driving a moderate to heavy load while maintaining
speed performance.
Drive Feature for LVC2952A:
– Balanced Output Drivers:
±24mA
APPLICATIONS:
• 5V and 3.3V mixed voltage systems
• Data communication and telecommunication systems
FUNCTIONAL BLOCK DIAGRAM
C LKE N AB
11
C LKA B
O E AB
C LKE N BA
10
9
13
C LKB A
O E BA
14
15
C
1
A
1
16
1
D
8
B
1
C
1
1
D
T O SEV EN O T H ER C H A N N ELS
EXTENDED COMMERCIAL TEMPERATURE RANGE
1
c
1999 Integrated Device Technology, Inc.
AUGUST 1999
DSC-4581/-

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1753  891  105  720  1357  52  46  10  47  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved