电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTVF16859NLG

产品描述D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PQCC56, GREEN, PLASTIC, VFQFN-56
产品类别逻辑    逻辑   
文件大小62KB,共7页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

IDT74SSTVF16859NLG概述

D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PQCC56, GREEN, PLASTIC, VFQFN-56

IDT74SSTVF16859NLG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFN
包装说明HVQCCN, LCC56,.31SQ,20
针数56
Reach Compliance Codeunknown
ECCN代码EAR99
系列SSTV
JESD-30 代码S-PQCC-N56
JESD-609代码e3
长度8 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级3
位数13
功能数量1
端子数量56
最高工作温度70 °C
最低工作温度
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC56,.31SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
电源2.5 V
传播延迟(tpd)2.9 ns
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度8 mm
最小 fmax220 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
BUFFER WITH SSTL I/O
IDT74SSTVF16859
FEATURES:
1:2 register buffer
Meets or exceeds JEDEC standard SSTVF16859
2.3V to 2.7V Operation for PC1600, PC2100, and PC2700
2.5V to 2.7V Operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
The SSTVF16859 is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
APPLICATIONS:
• Along with CSPT857C, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
51
RESET
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2003 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
AUGUST 2003
DSC-6194/13

IDT74SSTVF16859NLG相似产品对比

IDT74SSTVF16859NLG IDT74SSTVF16859PAG IDT74SSTVF16859PAG8 IDT74SSTVF16859PA8 IDT74SSTVF16859PA IDT74SSTVF16859NLG8 IDT74SSTVF16859NL8
描述 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PQCC56, GREEN, PLASTIC, VFQFN-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PDSO64, GREEN, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PDSO64, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PDSO64, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PDSO64, TSSOP-64 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PQCC56, PLASTIC, MLF-56 D Flip-Flop, SSTV Series, 1-Func, Positive Edge Triggered, 13-Bit, True Output, CMOS, PQCC56, PLASTIC, VFQFN-56
是否Rohs认证 符合 符合 符合 不符合 不符合 符合 不符合
零件包装代码 QFN TSSOP TSSOP TSSOP TSSOP DFN QFN
包装说明 HVQCCN, LCC56,.31SQ,20 TSSOP, TSSOP64,.32,20 TSSOP, TSSOP64,.32,20 TSSOP, TSSOP64,.32,20 TSSOP, TSSOP64,.32,20 HVQCCN, LCC56,.31SQ,20 HVQCCN, LCC56,.31SQ,20
针数 56 64 64 64 64 56 56
Reach Compliance Code unknown unknown unknown not_compliant not_compliant unknown not_compliant
系列 SSTV SSTV SSTV SSTV SSTV SSTV SSTV
JESD-30 代码 S-PQCC-N56 R-PDSO-G64 R-PDSO-G64 R-PDSO-G64 R-PDSO-G64 S-PQCC-N56 S-PQCC-N56
JESD-609代码 e3 e3 e3 e0 e0 e3 e0
长度 8 mm 17 mm 17 mm 17 mm 17 mm 8 mm 8 mm
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
湿度敏感等级 3 1 1 1 1 3 3
位数 13 13 13 13 13 13 13
功能数量 1 1 1 1 1 1 1
端子数量 56 64 64 64 64 56 56
最高工作温度 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
输出极性 TRUE TRUE TRUE TRUE TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 HVQCCN TSSOP TSSOP TSSOP TSSOP HVQCCN HVQCCN
封装等效代码 LCC56,.31SQ,20 TSSOP64,.32,20 TSSOP64,.32,20 TSSOP64,.32,20 TSSOP64,.32,20 LCC56,.31SQ,20 LCC56,.31SQ,20
封装形状 SQUARE RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR SQUARE SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 240 240 260 240
电源 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
传播延迟(tpd) 2.9 ns 2.9 ns 2.9 ns 2.9 ns 2.9 ns 2.9 ns 2.9 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1 mm 1.1 mm 1.1 mm 1.1 mm 1.1 mm 1 mm 1 mm
最大供电电压 (Vsup) 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V 2.7 V
最小供电电压 (Vsup) 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V 2.3 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Matte Tin (Sn) - annealed Tin/Lead (Sn85Pb15)
端子形式 NO LEAD GULL WING GULL WING GULL WING GULL WING NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD DUAL DUAL DUAL DUAL QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30 30 30
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 8 mm 6.1 mm 6.1 mm 6.1 mm 6.1 mm 8 mm 8 mm
最小 fmax 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz 220 MHz
Base Number Matches 1 1 1 1 1 1 1
是否无铅 不含铅 不含铅 不含铅 - - 不含铅 -
ECCN代码 EAR99 EAR99 EAR99 - - EAR99 -
Is Samacsys - N N N N - -
02_使用Quartus II Timequest时序分析器约束分析设计.zip
02_使用Quartus II Timequest时序分析器约束分析设计.zip ...
雷北城 FPGA/CPLD
开关电源的 J8J7K5 仿真分析
采用通用电路分析软件 J8J7K5,在保证模拟电路精度的情况下,建立实时电路仿真模型,进而对开关电源系统进行计算机实时仿真分析,对开关电源闭环控制系统动态响应过程及稳态过程的仿真分析表明 ......
frozenviolet 电源技术
请单片机高手帮忙看看这个控制电路怎么用C语言来写程序?急急急!!!在线等~~
信号灯控制电路如下图(在附件中)所示,其功能是当按下不同的键时发光二极管有不同的亮灭规律。按1号键LED从左到右依次亮,按2号键从右到左依次亮,按3号键闪烁,按4号键呈流水追逐效果。 解: ......
zhangjmxx 编程基础
USB Frame带宽是什么意思?
RT ...
xdhujj 嵌入式系统
电源设计小贴士 1:为您的电源选择正确的工作频率
随着现在对更高效、更低成本电源解决方案需求的强调,我们创建了该专栏,就各种电源管理课题提出一些对您有帮助的小技巧。该专栏面向各级设计工程师。无论您是从事电源业务多年还是刚刚步入电源 ......
莫妮卡 模拟与混合信号
一起玩树莓派3 + 树莓派的MATLAB Server编译安装与LED控制
MATLAB对树莓派的支持包原理是通过在树莓派安装一个服务程序(matlabd),后天运行监听网络端口,然后PC的matlab脚本通过将MATLAB的命令转发给树莓派服务程序,然后服务程序根据命令来执行对应的 ......
mars4zhu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2064  1544  34  2805  1584  55  22  39  11  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved