电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT28F102PI-12

产品描述Flash, 64KX16, 120ns, PDIP40, 0.600 INCH, PLASTIC, DIP-40
产品类别存储    存储   
文件大小108KB,共15页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT28F102PI-12概述

Flash, 64KX16, 120ns, PDIP40, 0.600 INCH, PLASTIC, DIP-40

CAT28F102PI-12规格参数

参数名称属性值
零件包装代码DIP
包装说明DIP, DIP40,.6
针数40
Reach Compliance Codeunknown
ECCN代码EAR99
最长访问时间120 ns
命令用户界面YES
数据轮询NO
JESD-30 代码R-PDIP-T40
长度52.19 mm
内存密度1048576 bit
内存集成电路类型FLASH
内存宽度16
功能数量1
端子数量40
字数65536 words
字数代码64000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织64KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP40,.6
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
电源5 V
编程电压12 V
认证状态Not Qualified
座面最大高度5.08 mm
最大待机电流0.0001 A
最大压摆率0.05 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
切换位NO
类型NOR TYPE
宽度15.24 mm
Base Number Matches1

文档预览

下载PDF文档
Main Menu
CAT28F102
1 Megabit CMOS Flash Memory
FEATURES
s
Fast Read Access Time: 100/120 ns
s
Low Power CMOS Dissipation:
Licensed Intel
second source
s
64K x 16 Word Organization
s
Stop Timer for Program/Erase
s
On-Chip Address and Data Latches
s
JEDEC Standard Pinouts:
–Active: 30 mA max (CMOS/TTL levels)
–Standby: 1 mA max (TTL levels)
–Standby: 100
µ
A max (CMOS levels)
s
High Speed Programming:
–10
µ
s per byte
–1 Sec Typ Chip Program
–40-pin DIP
–44-pin PLCC
–40-pin TSOP
s
100,000 Program/Erase Cycles
s
10 Year Data Retention
s
Electronic Signature
s
0.5 Seconds Typical Chip-Erase
s
12.0V
±
5% Programming and Erase Voltage
s
Commercial,Industrial and Automotive
Temperature Ranges
DESCRIPTION
The CAT28F102 is a high speed 64K x 16-bit electrically
erasable and reprogrammable Flash memory ideally
suited for applications requiring in-system or after-sale
code updates. Electrical erasure of the full memory
contents is achieved typically within 0.5 second.
It is pin and Read timing compatible with standard
EPROM and E
2
PROM devices. Programming and Erase
are performed through an operation and verify algorithm.
The instructions are input via the I/O bus, using a two
write cycle scheme. Address and Data are latched to
free the I/O bus and address bus during the write
operation.
The CAT28F102 is manufactured using Catalyst’s
advanced CMOS floating gate technology. It is designed
to endure 100,000 program/erase cycles and has a data
retention of 10 years. The device is available in JEDEC
approved 40-pin DIP, 44-pin PLCC, or 40-pin TSOP
packages.
I/O0–I/O15
BLOCK DIAGRAM
I/O BUFFERS
ERASE VOLTAGE
SWITCH
WE
COMMAND
REGISTER
PROGRAM VOLTAGE
SWITCH
CE, OE LOGIC
DATA
LATCH
SENSE
AMP
CE
OE
ADDRESS LATCH
Y-GATING
Y-DECODER
1,048,576-BIT
MEMORY
ARRAY
A0–A15
X-DECODER
VOLTAGE VERIFY
SWITCH
© 2001 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1014, Rev. A

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1307  513  2550  2095  2080  34  38  13  58  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved