电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS882Z18GB-11I

产品描述ZBT SRAM, 512KX18, 11ns, CMOS, PBGA119, PLASTIC, BGA-119
产品类别存储    存储   
文件大小803KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS882Z18GB-11I概述

ZBT SRAM, 512KX18, 11ns, CMOS, PBGA119, PLASTIC, BGA-119

GS882Z18GB-11I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间11 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度2.4 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary
GS882Z18/36B-11/100/80/66
119-Bump BGA
Commercial Temp
Industrial Temp
Features
• 512K x 18 and 256K x 36 configurations
• User-configurable Pipelined and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
• Read-Write-Read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• ZQ mode pin for user selectable high/low output drive
strength.
• x16/x32 mode with on-chip parity encoding and error
detection
• Pin-compatible with 2M, 4M and 16M devices
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• Clock Control, registered, address, data, and control
• ZZ Pin for automatic power-down
• JEDEC-standard 119-Bump BGA package
-11
Pipeline
3-1-1-1
Flow Through
2-1-1-1
t
Cycle
t
KQ
I
DD
t
KQ
t
Cycle
I
DD
10 ns
4.5 ns
210 mA
11 ns
15 ns
150 mA
-100
10 ns
4.5 ns
210 mA
12 ns
15 ns
150 mA
-80
12.5 ns
4.8 ns
190 mA
14 ns
15 ns
130 mA
-66
15 ns
5 ns
170 mA
18 ns
20 ns
130 mA
8Mb Pipelined and Flow Through
100 MHz–66 MHz
3.3 V V
DD
Synchronous NBT SRAMs
2.5 V and 3.3 V V
DDQ
Functional Description
The GS882Z818/36B is an 8Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS882Z818/36B may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS882Z818/36B is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
Standard 119-bump BGA package.
Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles
Clock
Address
Read/Write
A
R
B
W
Q
A
C
R
D
B
Q
A
D
W
Q
C
D
B
E
R
D
D
Q
C
F
W
Q
E
D
D
Q
E
Flow Through
Data I/O
Pipelined
Data I/O
Rev: 1.15 6/2001
1/34
© 1998, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
EE_FPGA V1.0 修改建议?
大家对EE_FPGA V1.0可有啥修改建议,欢迎提出! 谢谢您的参与 我将在最近出EE_FPGA V2.0,意见被采纳的将免费获得PCB 1块...
chenzhufly FPGA/CPLD
知道哪里有5V转1.5V电源?
在淘宝逛了一圈,也没找到。输入是USB的5V插头,输出是1.5V的2根线(或接线柱)。自己做是不费事,但是不想努力了 ...
led2015 聊聊、笑笑、闹闹
求助:lpc2132无法进入中断,程序老是死在__enable_interrupt();
求助:lpc2132无法进入中断,程序老是死在__enable_interrupt();不知道是什么原因,已经调试了好几天了...
qingqingdeyezi ARM技术
票选靠谱国芯-MCU篇:测测测,一线坛友们都探测哪些靠谱国芯?
国产芯替代是很多工程师近两年或者早就开始进行的 越来越多的国产芯品牌被工程师知晓 工程师也在不断探测靠谱的国产芯品牌 有传言,2022年国产芯要迎来“大考”, 那 ......
EEWORLD社区 国产芯片交流
单片机C 语言入门教程
单片机C 语言入门教程...
lygen2009 单片机
晒WEBENCH设计的过程+基于CR2032电池供电的智能遥控电源设计
如果产品采用电池作为供电方式,那么低功耗即是面临的最大问题,这段时间正准备做一个小的遥控器,由于机械尺寸控制比较严格,既要薄又要面积小。从功耗的角度上考虑,选一节CR2032电池即可 ......
mengyun2801 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1295  2376  1214  2720  440  27  48  25  55  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved