电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS882Z36BB-250IV

产品描述ZBT SRAM, 256KX36, 5.5ns, CMOS, PBGA119, FPBGA-119
产品类别存储    存储   
文件大小1MB,共32页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS882Z36BB-250IV概述

ZBT SRAM, 256KX36, 5.5ns, CMOS, PBGA119, FPBGA-119

GS882Z36BB-250IV规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度36
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS882Z18/36B(B/D)-xxxV
119-bump and 165-bump BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages
• RoHS-compliant 119-bump and 165-bump BGA packages
available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Functional Description
The GGS882Z18/36B(B/D)-xxxV may be configured by the
user to operate in Pipeline or Flow Through mode. Operating
as a pipelined synchronous device, in addition to the rising-
edge-triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS882Z18/36B(B/D)-xxxV is implemented with GSI's
high performance CMOS technology and is available in
JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages.
m
The GS882Z18/36B(B/D)-xxxV is a 9Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
om
en
de
Paramter Synopsis
-250
t
KQ
tCycle
3.0
4.0
195
220
5.5
5.5
155
175
d
fo
r
N
3.0
5.0
165
185
6.5
6.5
140
155
ew
-200
D
-150
3.8
6.7
140
160
7.5
7.5
128
145
ec
ot
R
Pipeline
3-1-1-1
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
Rev: 1.05a 2/2008
N
Flow Through
2-1-1-1
1/32
es
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
ig
n
© 2004, GSI Technology
WINCE 地图引擎开发项目
需要开发一个地图引擎,需求: 1、基于wince 5.0平台 2、可以读入标准/自定制的二维地图数据文件,并显示地图; 3、可以通过配置文件,定制各条路的路宽、颜色、双向车行方向、显示文本等 ......
kids 嵌入式系统
多路蓝牙天线设计
多路蓝牙接收天线,要合成一路,要怎么设计呀,有做过的朋友指点下. ...
Fred_1977 无线连接
LED驱动电源的知识
51847...
LED123 电源技术
晒WEBENCH设计的过程+LED驱动电路
用WEBENCH设计一个LED驱动电路,用太阳电池进行路灯驱动,软件中首现选择那种型号的LED,TI的已经备选了很多家的LED方案,如下所示: ...
hanskying666 模拟与混合信号
谁能指点下dsp的spwm波的变频问题????????
谁能指点下dsp的spwm波的变频问题????????...
huangyiqian1000 DSP 与 ARM 处理器
关于SendMessage();
SendMessage(WM_ICONERASEBKGND, (WPARAM) dc.GetSafeHdc(), 0); 我要做一个Wince五子棋的程序,可是WM_ICONERASEBKGND不能用到Wince里,请问在Wince理有替代它的吗,谢谢 ...
pqwgh 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1194  2141  2384  1246  2634  25  44  48  26  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved