电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS882Z18CGD-150V

产品描述ZBT SRAM, 512KX18, 7.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小470KB,共33页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS882Z18CGD-150V在线购买

供应商 器件名称 价格 最低购买 库存  
GS882Z18CGD-150V - - 点击查看 点击购买

GS882Z18CGD-150V概述

ZBT SRAM, 512KX18, 7.5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS882Z18CGD-150V规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e1
长度15 mm
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS882Z18/36C(B/D)-xxxV
119-bump and 165-bump BGA
Commercial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 18M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages
• RoHS-compliant 119-bump and 165-bump BGA packages
available
9Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GGS882Z18/36C(B/D)-xxxV may be configured by the
user to operate in Pipeline or Flow Through mode. Operating
as a pipelined synchronous device, in addition to the rising-
edge-triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS882Z18/36C(B/D)-xxxV is implemented with GSI's
high performance CMOS technology and is available in
JEDEC-standard 119-bump BGA and 165-bump FPBGA
packages.
Functional Description
The GS882Z18/36C(B/D)-xxxV is a 9Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
175
200
5.5
5.5
135
155
-200
3.0
5.0
150
165
6.5
6.5
125
140
-150
3.8
6.7
125
145
7.5
7.5
113
125
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.05 6/2012
1/33
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
基于Hercules 的工业“安全”控制系统 测试DI开关量输入(SPI口IO模拟)
基于Hercules 的工业“安全”控制系统 测试DI开关量输入(SPI口IO模拟) 功能演示:测试硬件(SPI口IO模拟)DI开关量输入,把读到的DI值送到DO和Mx口 http://v.youku.com/v_show/id_XNTg ......
蓝雨夜 微控制器 MCU
最新资讯分享,MOTO XT883使用的TI的芯片
2011年9月2日摩托罗拉在北京中关村贝塔咖啡举办了——新里程碑摩托罗拉XT883体验会,作为里程碑系列的最新成员摩托罗拉XT883装备了德州仪器OMAP4430 1GHz双核处理器芯片。这颗芯片不仅拥有强劲 ......
Laura_luck DSP 与 ARM 处理器
我做的视频教程希望大家喜欢 2010.3.6 51单片机=====跑马灯(LED)QQ: 9086074
我做的视频教程希望大家喜欢 2010.3.6 51单片机=====跑马灯(LED)QQ: 9086074 BY: 飞龙 QQ: 9086074 希望认识更多的单片机开发朋友一起交流 第一次做教程不好多多见谅 BL ......
huangjiangmin 嵌入式系统
网速不给力?来看看 扎克伯格 的三大 连接利器!
扎克伯格一直都有一个“连接世界”的梦想,那么如何实现连接世界这一宏伟目标呢?在F8大会之后,Facebook已经集齐了Terragraph、Aquila、Tether-tenna“三大杀器”。 Terragraph Terragraph ......
john_wang 能源基础设施
2015年国赛准备控制类的看过来!!!
最近让我们在TI官网申请模块等等,大家来分享下,做控制类都需要提前准备什么? ...
1303234257 电子竞赛
急需字符拆分程序参考
我用的C51读取DS1687的时间信息,然后送给16*8LED点阵上显示;不知道如何拆分显示,请各位指点一下。...
beck17 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 27  1824  553  2326  1939  1  37  12  47  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved