电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74FCT162543ATPAG

产品描述Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, TSSOP-56
产品类别逻辑    逻辑   
文件大小75KB,共7页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT74FCT162543ATPAG概述

Registered Bus Transceiver, FCT Series, 2-Func, 8-Bit, True Output, CMOS, PDSO56, TSSOP-56

IDT74FCT162543ATPAG规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码TSSOP
包装说明TSSOP, TSSOP56,.3,20
针数56
Reach Compliance Codeunknown
其他特性INDEPENDENT OUTPUT ENABLE FOR EACH DIRECTION; MASTER CONTROL FOR LATCH
控制类型INDEPENDENT CONTROL
计数方向BIDIRECTIONAL
系列FCT
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
负载电容(CL)50 pF
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
最大I(ol)0.024 A
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP56,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
电源5 V
Prop。Delay @ Nom-Sup6.5 ns
传播延迟(tpd)8 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
翻译N/A
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74FCT162543AT/CT
FAST CMOS 16-BIT LATCHED TRANSCEIVER
INDUSTRIAL TEMPERATURE RANGE
FAST CMOS
16-BIT LATCHED
TRANSCEIVER
FEATURES:
IDT74FCT162543AT/CT
0.5 MICRON CMOS Technology
High-speed, low-power CMOS replacement for ABT functions
Typical t
SK(o)
(Output Skew) < 250ps
Low input and output leakage
1µA (max.)
V
CC
= 5V ±10%
Balanced Output Drivers: ±24mA
Reduced system switching noise
Typical VOLP (Output Ground Bounce) < 0.6V at V
CC
= 5V,
T
A
= 25°C
• Available in SSOP and TSSOP packages
The FCT162543T 16-bit latched transceivers are built using advanced dual
metal CMOS technology. These high-speed, low-power devices are organized
as two independent 8-bit D-type latched transceivers with separate input and
output control to permit independent control of data flow in either direction. For
example, the A-to-B Enable (xCEAB) must be low in order to enter data from
the A port or to output data from the B port. xLEAB controls the latch function.
When xLEAB is low, the latches are transparent. A subsequent low-to-high
transition of xLEAB signal puts the A latches in the storage mode. xOEAB
performs output enable function on the B port. Data flow from the B port to the
A port is similar but requires using xCEBA, xLEBA, and xOEBA inputs. Flow-
through organization of signal pins simplifies layout. All inputs are designed with
hysteresis for improved noise margin.
The FCT162543T has balanced output drive with current limiting resistors.
This offers low ground bounce, minimal undershoot, and controlled output fall
times–reducing the need for external series terminating resistors. The
FCT162543T is a plug-in replacement for the FCT16543T and 54/74ABT16543
for on-board bus interface applications.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
1
OEBA
56
2
OEBA
2
CEBA
2
LEBA
2
OEAB
2
CEAB
2
LEAB
29
31
30
28
26
27
1
CEBA
54
1
LEBA
1
OEAB
1
CEAB
1
LEAB
55
1
3
2
C
1
A
1
5
2
A
1
15
C
D
C
D
42
D
C
D
52
1
B
1
2
B
1
TO SEVEN OTHER CHANNELS
TO SEVEN OTHER CHANNELS
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
© 2002 Integrated Device Technology, Inc.
JUNE 2002
DSC-5445/4

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2876  1588  2018  781  20  30  3  26  13  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved