电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72211L10J

产品描述FIFO, 512X9, 6.5ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
产品类别存储    存储   
文件大小151KB,共14页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT72211L10J概述

FIFO, 512X9, 6.5ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

IDT72211L10J规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码QFJ
包装说明PLASTIC, LCC-32
针数32
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间6.5 ns
最大时钟频率 (fCLK)100 MHz
周期时间10 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e0
长度13.9954 mm
内存密度4608 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源5 V
认证状态Not Qualified
座面最大高度3.556 mm
最大待机电流0.005 A
最大压摆率0.035 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度11.4554 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2002
DSC-2655/2
德州仪器面向光谱分析的DLP技术
近紫外线 (UVA)(波长范围在363nm与420nm之间)应用情况下的DLP系统设计注意事项 这份应用报告仔细检查了某些散热、占空比、一般光学元件、一致性,以及高缩倍等设计注意事项。 查看更多内 ......
EEWORLD社区 TI技术论坛
求2410.pcb图,demo版也可以
谢谢各位大侠了...
chriswwl PCB设计
USB驱动程序中接受到数据但应用程序接收的数据全部为零,问题在什么地方?高手帮忙看看
USB驱动程序中接受到数据但应用程序接收的数据全部为零,问题在什么地方? 实际情况如下: 有一设备通过USB与主机通信。在主机上有该设备的USB驱动程序和实际应用程序: 驱动程序: ......
pcb27889967 嵌入式系统
如何把电池状态加到wince状态栏里
如何把电池状态加到wince状态栏里,最好是在驱动里做,应用程序也可以说下方法...
yusky13 嵌入式系统
Wifi -- 从速度看WiFi
本帖最后由 5525 于 2016-8-20 07:40 编辑 Wifi 包括802.11 a/b/g/n. 我们先看最简单的,802.11a. 从时间域上,802.11a的物理层分三块 黄:用来做同期用的preamble 红:长度,模式 ......
5525 FPGA/CPLD
锂电池保护电路和充电方案设计思路
一、电路参数 1、充电电源。如为USB电源,额定电压为5V。 2、确定使用电池的容量电压参数。如使用18650,可选锂电池 3.7V,容量2600mAh 3、负载参数 二、电路板功能要求 1、充电 ......
qwqwqw2088 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 405  1399  1135  1965  1593  16  10  37  5  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved