电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEEL18LV8ZJ-15

产品描述EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20
产品类别可编程逻辑器件    可编程逻辑   
文件大小111KB,共10页
制造商Integrated Circuit Systems(IDT )
下载文档 详细参数 选型对比 全文预览

PEEL18LV8ZJ-15概述

EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20

PEEL18LV8ZJ-15规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码QLCC
包装说明QCCJ, LDCC20,.4SQ
针数20
Reach Compliance Codeunknown
架构PAL-TYPE
最大时钟频率31.25 MHz
JESD-30 代码S-PQCC-J20
JESD-609代码e0
长度8.9662 mm
专用输入次数7
I/O 线路数量10
输入次数18
输出次数8
产品条款数113
端子数量20
最高工作温度70 °C
最低工作温度
组织7 DEDICATED INPUTS, 10 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC20,.4SQ
封装形状SQUARE
封装形式CHIP CARRIER
电源3/3.3 V
可编程逻辑类型EE PLD
传播延迟15 ns
认证状态Not Qualified
座面最大高度4.369 mm
最大供电电压3.6 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
宽度8.9662 mm
Base Number Matches1

文档预览

下载PDF文档
Commercial/Industrial
PEEL™ 18LV8Z-15 / I-15
CMOS Programmable Electrically Erasable Logic Device
Features
Low Voltage, Ultra Low Power Operation
- V
CC
= 2.7 to 3.6 V
- I
CC
= 5 µA (typical) at standby
- I
CC
= 1.5 mA (typical) at 1 MHz
- Meets JEDEC LV Interface Spec (JEDSD8-A)
- 5 Volts tolerant inputs and I/O’s
CMOS Electrically Erasable Technology
- Superior factory testing
- Reprogrammable in plastic package
- Reduces retrofit and development costs
Application Versatility
- Replaces random logic
- Super set of standard PLDs
- Pin and JEDEC compatible with 16V8
- Ideal for battery powered systems
- Replaces expensive oscillators
Architectural Flexibility
- Enhanced architecture fits in more logic
- 113 product terms x 36 input AND array
- 10 inputs and 8 I/O pins
- 12 possible macrocell configurations
- Asynchronous clear, Synchronous preset
- Independent output enables
- Programmable clock; pin 1 or p-term
- Programmable clock polarity
- 20 Pin DIP/SOIC/TSSOP and PLCC
- Schmitt triggers on clock and data inputs
Schmitt Trigger Inputs
- Eliminates external Schmitt trigger devices
- Ideal for encoder designs
General Description
The PEEL18LV8Z is a Programmable Electrically Erasable
Logic (PEEL) SPLD (Simple Programmable Logic Device)
that operates over the supply voltage range of 2.7V-3.6V
and features ultra-low, automatic "zero" power-down
operation. The PEEL18LV8Z is logically and functionally
similar to ICT's 5V PEEL18CV8 and PEEL18CV8Z. The
"zero power" (25
µA
max. I
CC
) power-down mode makes
the PEEL18LV8Z ideal for a broad range of battery-
powered portable equipment applications, from hand-held
meters to PCMCIA modems. EE-reprogrammability
provides both the convenience of fast reprogramming for
product development and quick product personalization in
manufacturing, including Engineering Change Orders.
The differences between the PEEL18LV8Z and
PEEL18CV8 include the addition of programmable clock
polarity, p-term clock, and Schmitt trigger input buffers on
all inputs, including the clock. Schmitt trigger inputs allow
direct input of slow or noisy signals.
Like the PEEL18CV8, the PEEL18LV8Z is a logical
superset of the industry standard PAL16V8 SPLD. The
PEEL18LV8Z provides additional architectural features that
allow more logic to be incorporated into the design. ICT's
JEDEC file translator allows easy conversion of existing 20
pin PLD designs to the PEEL18LV8Z architecture without
the need for redesign. The PEEL18LV8Z architecture
allows it to replace over twenty standard 20-pin DIP, SOIC,
TSSOP and PLCC packages Pin Configuration.
C LK M U X (O ptional)
I/C LK1
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I/C LK1
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
C C
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
ª
D IP
I/CLK1
VCC
I/O
I/O
I/O
TS S O P
I/C LK1
3
I
I
I
I
I
4
5
6
7
8
9 10 11 12 13
2
1 20 19
18
17
16
15
14
I/O
I/O
I/O
I/O
I/O
I
I
I
I
I
I
I
I
GN D
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
V
CC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I
GND
I
I/O
P L C C -J
I/O
S O IC
Figure 1 - Pin Configuration
Figure 2 - Block Diagram
1 of 10
04-02-055A

PEEL18LV8ZJ-15相似产品对比

PEEL18LV8ZJ-15 PEEL18LV8ZT-15
描述 EE PLD, 15ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20 EE PLD, 15ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20
是否Rohs认证 不符合 不符合
零件包装代码 QLCC TSSOP
包装说明 QCCJ, LDCC20,.4SQ TSSOP, TSSOP20,.25
针数 20 20
Reach Compliance Code unknown unknown
架构 PAL-TYPE PAL-TYPE
最大时钟频率 31.25 MHz 31.25 MHz
JESD-30 代码 S-PQCC-J20 R-PDSO-G20
JESD-609代码 e0 e0
长度 8.9662 mm 6.5 mm
专用输入次数 7 9
I/O 线路数量 10 8
输入次数 18 18
输出次数 8 8
产品条款数 113 113
端子数量 20 20
最高工作温度 70 °C 70 °C
组织 7 DEDICATED INPUTS, 10 I/O 9 DEDICATED INPUTS, 8 I/O
输出函数 MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ TSSOP
封装等效代码 LDCC20,.4SQ TSSOP20,.25
封装形状 SQUARE RECTANGULAR
封装形式 CHIP CARRIER SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源 3/3.3 V 3/3.3 V
可编程逻辑类型 EE PLD EE PLD
传播延迟 15 ns 15 ns
认证状态 Not Qualified Not Qualified
座面最大高度 4.369 mm 1.1 mm
最大供电电压 3.6 V 3.6 V
最小供电电压 2.7 V 2.7 V
标称供电电压 3 V 3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 J BEND GULL WING
端子节距 1.27 mm 0.65 mm
端子位置 QUAD DUAL
宽度 8.9662 mm 4.4 mm
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1697  2222  690  2345  2223  35  45  14  48  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved