电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2546XS133BQI

产品描述ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165
产品类别存储    存储   
文件大小497KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V2546XS133BQI概述

ZBT SRAM, 128KX36, 4.2ns, CMOS, PBGA165, 13 X 15 MM, FBGA-165

IDT71V2546XS133BQI规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明TBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Is SamacsysN
最长访问时间4.2 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量165
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)225
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
IDT71V2546S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT™ SRAMs
IDT71V2548S/XS
IDT71V2546SA/XSA
2.5V I/O, Burst Counter
IDT71V2548SA/XSA
Pipelined Outputs
Features
The IDT71V2546/48 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Description
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 150 MHz
(3.8 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V I/O Supply (V
DDQ)
Optional Boundary Scan JTAG Interface (IEEE1149.1
complaint)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2546/48 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2546/48 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2546/48 has an on-chip burst counter. In the burst mode,
the IDT71V2546/48 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2546/48 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
1
©2007 Integrated Device Technology, Inc.
FEBRUARY 2007
DSC-5294/05
5294 tbl 01
Altera EP1C 中PLL的External Output Clock的使用
最近在调试板子时,想用PLL将输入时钟经过倍频、分频后得到三个新的时钟(c0,c1,e0)去驱动不同的电路,编译时会报错,错误是e0的时钟只能流入输出端口。原来c0、c1和e0在Cyclone 芯片中是不同 ......
eeleader FPGA/CPLD
EEworld 下载中心,海量精品资料,学习必备!
126577 EEworld 下载中心拥有近十万的精品资源,为大家提供单片机、电子电路、嵌入式系统、FPGA、DSP等诸多IC资料,源码、软件、书籍、文档、电子书应有尽有! 找资料,就 ......
eric_wang 电子竞赛
大赛作品提交事宜和作品展——2017年SensorTile开发大赛
大赛详情:>>点击查看 4月22日-4月30日为正式的大赛作品提交时间,鉴于大家有提前完成作品的,所以大赛的作品提交早早已经开启,确定提交作品的网友,可以从下面的入口进入提交相关材料。 ......
nmg MEMS传感器
MSP430视频合辑
德州仪器(TI)超低功耗 MCU MSP430 视频合辑。 网址:http://www.tudou.com/playlist/id15747605.html http://www.tudou.com/playlist/id15747605.html...
chen8710 微控制器 MCU
分布式边缘计算时代来临?大家对这个事儿怎么看??
管管今天看到一篇文章,主题意思是说分布式边缘计算的时代来临了,大家对这个事儿怎么看?你们觉得来了吗?又会带给我们怎样的变化呢?? 我把文章内容搬过来了,大家可以看看有没有理: ......
okhxyyo 嵌入式系统
wince下拨号上网!!!!
DTM6211 3G模块,已实现在XP下通过拨号程序成功上网,现想把此模块连在开发板上,在Wince中也通过PPP拨号上网, 出现问题:在配置好以后,点连接,会出现“端口不可用”的错误,请指教。 ...
Sunny4987 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2046  186  550  1549  1579  3  32  54  50  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved