电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GD80960JD50

产品描述RISC Microprocessor, 32-Bit, 50MHz, CMOS, PBGA196, PLASTIC, BGA-196
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小4MB,共86页
制造商Intel(英特尔)
官网地址http://www.intel.com/
下载文档 详细参数 全文预览

GD80960JD50概述

RISC Microprocessor, 32-Bit, 50MHz, CMOS, PBGA196, PLASTIC, BGA-196

GD80960JD50规格参数

参数名称属性值
零件包装代码BGA
包装说明BGA, BGA196(UNSPEC)
针数196
Reach Compliance Codecompliant
Is SamacsysN
地址总线宽度32
位大小32
边界扫描YES
最大时钟频率25 MHz
外部数据总线宽度32
格式FIXED POINT
集成缓存YES
JESD-30 代码S-PBGA-B196
低功率模式YES
端子数量196
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA196(UNSPEC)
封装形状SQUARE
封装形式GRID ARRAY
电源3.3,3.3/5 V
认证状态Not Qualified
速度50 MHz
最大压摆率447 mA
最大供电电压3.45 V
最小供电电压3.15 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
端子形式BALL
端子位置BOTTOM
uPs/uCs/外围集成电路类型MICROPROCESSOR, RISC
Base Number Matches1

文档预览

下载PDF文档
80960JA/JF/JD/JS/JC/JT 3.3 V
Embedded 32-Bit Microprocessor
Datasheet
Product Features
s
s
s
s
s
Code Compatible with all 80960Jx
Processors
High-Performance Embedded Architecture
— One Instruction/Clock Execution
— Core Clock Rate is:
1x the Bus Clock for 80960JA/JF/JS
2x the Bus Clock for 80960JD/JC
3x the Bus Clock for 80960JT
— Load/Store Programming Model
— Sixteen 32-Bit Global Registers
— Sixteen 32-Bit Local Registers (8 sets)
— Nine Addressing Modes
— User/Supervisor Protection Model
Two-Way Set Associative Instruction
Cache
— 80960JA - 2 Kbyte
— 80960JF/JD - 4 Kbyte
— 80960JS/JC/JT - 16 Kbyte
— Programmable Cache-Locking
Mechanism
Direct Mapped Data Cache
— 80960JA - 1 Kbyte
— 80960JF/JD - 2 Kbyte
— 80960JS/JC/JT - 4 Kbyte
— Write Through Operation
On-Chip Stack Frame Cache
— Seven Register Sets May Be Saved
— Automatic Allocation on Call/Return
— 0-7 Frames Reserved for High-Priority
Interrupts
s
s
s
s
s
s
s
s
On-Chip Data RAM
— 1 Kbyte Critical Variable Storage
— Single-Cycle Access
3.3 V Supply Voltage
— 5 V Tolerant Inputs
— TTL Compatible Outputs
High Bandwidth Burst Bus
— 32-Bit Multiplexed Address/Data
— Programmable Memory Configuration
— Selectable 8-, 16-, 32-Bit Bus Widths
— Supports Unaligned Accesses
— Big or Little Endian Byte Ordering
High-Speed Interrupt Controller
— 31 Programmable Priorities
— Eight Maskable Pins plus NMI#
— Up to 240 Vectors in Expanded Mode
Two On-Chip Timers
— Independent 32-Bit Counting
— Clock Prescaling by 1, 2, 4 or 8
— Internal Interrupt Sources
Halt Mode for Low Power
IEEE 1149.1 (JTAG) Boundary Scan
Compatibility
Packages
— 132-Lead Pin Grid Array (PGA)
— 132-Lead Plastic Quad Flat Pack
(PQFP)
— 196-Ball Mini Plastic Ball Grid Array
(MPBGA)
Order Number: 273159-006
August
2004

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 828  1569  2189  122  2727  21  48  57  28  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved