电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

L-FW322-07-NV100-DB

产品描述Serial I/O Controller, 2 Channel(s), 50MBps, CMOS, PBGA100, ROHS COMPLIANT, FSBGA-100
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小945KB,共80页
制造商LSC/CSI
官网地址https://lsicsi.com
标准  
下载文档 详细参数 选型对比 全文预览

L-FW322-07-NV100-DB概述

Serial I/O Controller, 2 Channel(s), 50MBps, CMOS, PBGA100, ROHS COMPLIANT, FSBGA-100

L-FW322-07-NV100-DB规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码BGA
包装说明LFBGA, BGA100,12X12,32
针数100
Reach Compliance Codeunknown
Is SamacsysN
地址总线宽度
边界扫描NO
最大时钟频率24.5785 MHz
通信协议ASYNC, BIT
最大数据传输速率50 MBps
外部数据总线宽度
JESD-30 代码S-PBGA-B100
长度10 mm
低功率模式YES
串行 I/O 数2
端子数量100
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码LFBGA
封装等效代码BGA100,12X12,32
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
认证状态Not Qualified
座面最大高度1.46 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, SERIAL
Base Number Matches1

文档预览

下载PDF文档
Data Sheet
May 2006
FW322 07 NV100 1394a
PCI PHY/Link Open Host Controller Interface
1 Features
100-ball FSBGA lead-free package.
1394a-2000 OHCI link and PHY core function in a
single device:
— Single-chip link and PHY enable smaller, sim-
pler, more efficient motherboard and add-in card
designs.
— Compatibility with current
Microsoft Windows
®
drivers and common applications.
— Interoperability with existing, as well as older,
1394 consumer electronics and peripherals
products.
— Support low-power system designs (CMOS
implementation and power management fea-
tures).
— LPS, LKON, and CNA outputs to support legacy
power management implementations.
OHCI:
— Complies with the
1394 OHCI 1.1 Specification.
— OHCI 1.0 backwards compatible: configurable
via PCI bus commands to operate in either
OHCI 1.0 or OHCI 1.1 mode.
— Listed on
Windows
hardware compatibility list
http://testedproducts.windowsmarketplace.com/.
— Compatible with
Microsoft Windows
and
MacOS
®
operating systems.
— 4 Kbyte isochronous transmit FIFO.
— 2 Kbyte asynchronous transmit FIFO.
— 4 Kbyte isochronous receive FIFO.
— 2 Kbyte asynchronous receive FIFO.
— Dedicated asynchronous and isochronous
descriptor-based DMA engines.
— Eight isochronous transmit/receive contexts.
— Prefetches isochronous transmit data.
— Supports posted write transactions.
— Supports parallel processing of incoming physi-
cal read and write requests.
— May be used without an EEPROM when the
system BIOS is programmed with the EEPROM
contents.
1394a-2000 PHY core:
— Compliant with
IEEE
®
1394a-2000,
Standard
for a High Performance Serial Bus.
— Provides two fully compliant cable ports, each
supporting 400 Mbits/s, 200 Mbits/s, and
100 Mbits/s traffic.
— Does not require external filter capacitor for
PLL.
— Supports link-on as a part of the internal PHY
core-link interface.
— Supports arbitrated short bus reset to improve
utilization of the bus.
— Supports multispeed packet concatenation.
— Supports PHY pinging and remote PHY access
packets.
— Reports cable power fail interrupt when voltage
at CPS pin falls below 7.5 V.
PCI:
— Revision 2.3 compliant.
— 33 MHz/32-bit operation.
— Programmable burst size thresholds for PCI
data transfer.
— Supports optimized memory read line, memory
read multiple, and memory write invalidate burst
commands.
— Supports
PCI Bus Power Management Interface
Specification
v.1.1.
— Supports CLKRUN# protocol per PCI Mobile
Design Guide.
— Supports
Mini PCI Specification
v1.0, including
Mini PCI
®
power requirements.
— CardBus support per PC card standard
release 8.0, including 128 bytes of on-chip tuple
memory.
1.1 Other Features
CMOS process.
3.3 V operation, 5 V tolerant inputs.
I
2
C serial ROM interface.

L-FW322-07-NV100-DB相似产品对比

L-FW322-07-NV100-DB L-FW322-07-NV100-DT
描述 Serial I/O Controller, 2 Channel(s), 50MBps, CMOS, PBGA100, ROHS COMPLIANT, FSBGA-100 Serial I/O Controller, 2 Channel(s), 50MBps, CMOS, PBGA100, ROHS COMPLIANT, FSBGA-100
是否无铅 不含铅 不含铅
是否Rohs认证 符合 符合
零件包装代码 BGA BGA
包装说明 LFBGA, BGA100,12X12,32 LFBGA, BGA100,12X12,32
针数 100 100
Reach Compliance Code unknown unknown
边界扫描 NO NO
最大时钟频率 24.5785 MHz 24.5785 MHz
通信协议 ASYNC, BIT ASYNC, BIT
最大数据传输速率 50 MBps 50 MBps
JESD-30 代码 S-PBGA-B100 S-PBGA-B100
长度 10 mm 10 mm
低功率模式 YES YES
串行 I/O 数 2 2
端子数量 100 100
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 LFBGA LFBGA
封装等效代码 BGA100,12X12,32 BGA100,12X12,32
封装形状 SQUARE SQUARE
封装形式 GRID ARRAY, LOW PROFILE, FINE PITCH GRID ARRAY, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED
电源 3.3 V 3.3 V
认证状态 Not Qualified Not Qualified
座面最大高度 1.46 mm 1.46 mm
最大供电电压 3.6 V 3.6 V
最小供电电压 3 V 3 V
标称供电电压 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子形式 BALL BALL
端子节距 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED
宽度 10 mm 10 mm
uPs/uCs/外围集成电路类型 SERIAL IO/COMMUNICATION CONTROLLER, SERIAL SERIAL IO/COMMUNICATION CONTROLLER, SERIAL

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2138  1758  2915  707  530  7  44  19  22  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved