电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT7007L20

产品描述Dual-Port SRAM, 32KX8, 20ns, CMOS, CPGA68, 1.800 X 1.800 INCH, 0.160 INCH HEIGHT, PGA-68
产品类别存储    存储   
文件大小185KB,共21页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT7007L20概述

Dual-Port SRAM, 32KX8, 20ns, CMOS, CPGA68, 1.800 X 1.800 INCH, 0.160 INCH HEIGHT, PGA-68

IDT7007L20规格参数

参数名称属性值
零件包装代码PGA
包装说明PGA,
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
最长访问时间20 ns
JESD-30 代码S-CPGA-P68
JESD-609代码e0
长度29.464 mm
内存密度262144 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度8
功能数量1
端子数量68
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状SQUARE
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度5.207 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度29.464 mm
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED
32K x 8 DUAL-PORT
STATIC RAM
Features
IDT7007S/L
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Military: 25/35/55ns (max.)
– Industrial: 20/25/35/55ns (max.)
– Commercial: 15/20/25/35/55ns (max.)
Low-power operation
– IDT7007S
Active: 850mW (typ.)
Standby: 5mW (typ.)
– IDT7007L
Active: 850mW (typ.)
Standby: 1mW (typ.)
IDT7007 easily expands data bus width to 16 bits or more
using the Master/Slave select when cascading more than
one device
M/S = H for
BUSY
output flag on Master,
M/S = L for
BUSY
input on Slave
Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in 68-pin PGA and PLCC and a 80-pin TQFP
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
OE
L
CE
L
R/W
L
OE
R
CE
R
R/W
R
I/O
0L
- I/O
7L
I/O
Control
BUSY
L
A
14L
A
0L
(1,2)
I/O
0R
-I/O
7R
I/O
Control
BUSY
R
A
14R
A
0R
(1,2)
Address
Decoder
15
MEMORY
ARRAY
15
Address
Decoder
CE
L
OE
L
R/W
L
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
CE
R
OE
R
R/W
R
SEM
L
(2)
INT
L
NOTES:
1. (MASTER):
BUSY
is output; (SLAVE):
BUSY
is input.
2.
BUSY
and
INT
outputs are non-tri-stated push-pull.
M/S
SEM
R
INT
R
(2)
2940 drw 01
NOVEMBER 2001
1
©2001 Integrated Device Technology, Inc.
DSC 2940/11

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 713  2545  2909  1071  2305  47  42  13  58  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved