电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R0624501VXX

产品描述D Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 8-Bit, True Output, CMOS, 0.390 X 0.640 INCH, 0.025 PITCH, DFP-48
产品类别逻辑    逻辑   
文件大小139KB,共14页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962R0624501VXX概述

D Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 8-Bit, True Output, CMOS, 0.390 X 0.640 INCH, 0.025 PITCH, DFP-48

5962R0624501VXX规格参数

参数名称属性值
零件包装代码DFP
包装说明QFF,
针数48
Reach Compliance Codeunknown
Is SamacsysN
系列ACT
JESD-30 代码R-XDFP-F48
JESD-609代码e0/e4
长度16.002 mm
逻辑集成电路类型D FLIP-FLOP
位数8
功能数量2
端子数量48
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料UNSPECIFIED
封装代码QFF
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)10 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.667 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD/GOLD
端子形式FLAT
端子节距0.635 mm
端子位置DUAL
总剂量100k Rad(Si) V
触发器类型POSITIVE EDGE
宽度9.652 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACTQ16374
RadHard CMOS 16-bit D Flip-Flop TTL Inputs, and
Three-State Outputs
Datasheet
May 16, 2012
www.aeroflex.com/radhard
FEATURES
16 non-inverting D flip-flops with three-state outputs
Guaranteed simultaneously switching noise level and dy-
namic threshold performance
Buffered positive edge-triggered clock
Separate control logic for each byte
Guaranteed pin-to-pin output skew
0.6m Commercial RadHard
TM
CMOS
- Total dose: 100K rad(Si)
- Single Event Latchup immune
- SEU Onset LET >95 MeV -cm
2
/mg
High speed, low power consumption
Output source/sink 24mA
Standard Microcircuit Drawing 5962-06245
- QML compliant part
Package:
- 48-lead flatpack, 25 mil pitch (.390 x .640)
DESCRIPTION
The 16-bit wide UT54ACTQ16374 D flip-flop is built using
Aeroflex’s Commercial RadHard
TM
epitaxial CMOS technolo-
gy and is ideal for space applications. This high-speed, low pow-
er UT54ACTQ16374 D flip-flop is designed for bus oriented
applications. A buffered clock (CP) and Output Enable (OE) are
common to each byte and can be shorted together for full 16-bit
operation. The UT54ACTQ16374 are particularly suitable for
implementing buffer registers, I/O ports, bidirectional bus driv-
ers and working registers. Each flip-flop will store the state of
their indivdual D inputs (In) that meet the setup and hold re-
quirements on the low-to-high clock (CPn) transition. With the
Output Enable (OEn) low, the contents of the flip-flops are avail-
able at the output. When OEn is high, the outputs go to high
impedance state. Operation of OEn input does not affect the state
of the D flip-flops.
PIN DESCRIPTION
Pin Names
OEn
CPn
I0-I15
O0-O15
Description
Output Enable Input (Active Low)
Clock Pulse Input
Inputs
Outputs
LOGIC SYMBOL
OE1
(1)
EN2
C1
EN4
C3
(2)
1D
2
(3)
(5)
(6)
(8)
(9)
(11)
(12)
(13)
(14)
(16)
(17)
(19)
CP1 (48)
OE2 (24)
CP2 (25)
I0
I1
I2
(47)
(46)
(44)
O0
O1
O2
O3
O4
O5
O6
O7
O8
O9
O10
O11
(43)
I3
(41)
I4
(40)
I5
(38)
I6
(37)
I7
(36)
I8
(35)
I9
(33)
I10
(32)
I11
(30)
I12
(29)
I13
(27)
I14
(26)
I15
3D
4
O12
(20)
O13
(22)
O14
(23)
O15
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 548  2392  963  890  2052  48  42  22  2  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved