电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEEL18CV8ZTI-25

产品描述EE PLD, 25ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20
产品类别可编程逻辑器件    可编程逻辑   
文件大小181KB,共10页
制造商Integrated Circuit Systems(IDT )
下载文档 详细参数 选型对比 全文预览

PEEL18CV8ZTI-25概述

EE PLD, 25ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20

PEEL18CV8ZTI-25规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码TSSOP
包装说明TSSOP, TSSOP20,.25
针数20
Reach Compliance Codeunknown
Is SamacsysN
架构PAL-TYPE
最大时钟频率33.3 MHz
JESD-30 代码R-PDSO-G20
JESD-609代码e0
长度6.5 mm
专用输入次数9
I/O 线路数量8
输入次数18
输出次数8
产品条款数113
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
组织9 DEDICATED INPUTS, 8 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP20,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源5 V
可编程逻辑类型EE PLD
传播延迟25 ns
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
宽度4.4 mm
Base Number Matches1

文档预览

下载PDF文档
Commercial
PEEL™ 18CV8Z-25
CMOS Programmable Electrically Erasable Logic Device
Features
s
Ultra Low Power Operation
- Vcc = 5 Volts ±10%
- Icc = 10 µA (typical) at standby
- Icc = 2 mA (typical) at 1 MHz
CMOS Electrically Erasable Technology
- Superior factory testing
-
Reprogrammable in plastic package
-
Reduces retrofit and development costs
Application Versatility
-
Replaces random logic
-
Super set of standard PLDs
-
Pin-to-pin compatible with 16V8
-
Ideal for use in power-sensitive systems
s
s
s
Architectural Flexibility
-
Enhanced architecture fits in more logic
-
113 product terms x 36 input AND array
-
10 inputs and 8 I/O pins
-
12 possible macrocell configurations
-
Asynchronous clear, Synchronous preset
-
Independent output enables
-
Programmable clock; pin 1 or p-term
-
Programmable clock polarity
-
20 Pin DIP/SOIC/TSSOP and PLCC
General Description
The PEEL™18CV8Z is a Programmable Electrically Erasable
Logic (PEEL™) SPLD (Simple Programmable Logic Device)
that features ultra-low, automatic “zero” power-down operation.
The “zero power” (100 µA max. Icc) power-down mode makes
the PEEL™18CV8Z ideal for a broad range of battery-powered
portable equipment applications, from hand-held meters to PCM-
CIA modems. EE-reprogrammability provides both the conve-
nience of fast reprogramming for product development and quick
product personalization in manufacturing, including Engineering
Change Orders.
The PEEL™18CV8Z is logically and functionally similar to
ICT’s 5 Volt PEEL™18CV8 and 3 Volt PEEL™18LV8Z. The
differences between the PEEL™18CV8Z and PEEL™18CV8
include the addition of programmable clock polarity, a product
term clock, and variable width product terms in the AND/OR
Logic Array.
Like the PEEL™18CV8, the PEEL™18CV8Z is logical superset
of the industry standard PAL16V8 SPLD. The PEEL™18CV8Z
provides additional architectural features that allow more logic to
be incorporated into the design. ICT’s JEDEC file translator
allows easy conversion of existing 20 pin PLD designs to the
PEEL™18CV8Z architecture without the need for redesign. The
PEEL™18CV8Z architecture allows it to replace over twenty
standard 20-pin DIP, SOIC, TSSOP and PLCC packages.
Figure 7 Pin Configuration
I/CLK
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
VCC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
Figure 8 Block Diagram
CLK MUX (Optional)
DIP
TSSOP
PLCC
SOIC
1 of 10

PEEL18CV8ZTI-25相似产品对比

PEEL18CV8ZTI-25 PEEL18CV8ZPI-25 PEEL18CV8ZSI-25 PEEL18CV8ZP-25 0805G821K250ST-030 PEEL18CV8ZT-25 PEEL18CV8ZJ-25 PEEL18CV8ZJI-25
描述 EE PLD, 25ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20 EE PLD, 25ns, PAL-Type, CMOS, PDIP20, 0.300 INCH, PLASTIC, DIP-20 EE PLD, 25ns, PAL-Type, CMOS, PDSO20, 0.300 INCH, SOIC-20 EE PLD, 25ns, PAL-Type, CMOS, PDIP20, 0.300 INCH, PLASTIC, DIP-20 Ceramic Capacitor, Multilayer, Ceramic, 25V, 10% +Tol, 10% -Tol, NP0, -/+30ppm/Cel TC, 0.00082uF, 0805, EE PLD, 25ns, PAL-Type, CMOS, PDSO20, 0.170 INCH, TSSOP-20 EE PLD, 25ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20 EE PLD, 25ns, PAL-Type, CMOS, PQCC20, PLASTIC, LCC-20
是否Rohs认证 不符合 不符合 不符合 不符合 不符合 不符合 不符合 不符合
包装说明 TSSOP, TSSOP20,.25 DIP, DIP20,.3 SOP, SOP20,.4 DIP, DIP20,.3 , 0805 TSSOP, TSSOP20,.25 QCCJ, LDCC20,.4SQ QCCJ, LDCC20,.4SQ
Reach Compliance Code unknown unknown unknown unknown compliant unknown unknown unknown
JESD-609代码 e0 e0 e0 e0 e0 e0 e0 e0
长度 6.5 mm 26.162 mm 12.8 mm 26.162 mm 2.032 mm 6.5 mm 8.9662 mm 8.9662 mm
端子数量 20 20 20 20 2 20 20 20
最高工作温度 85 °C 85 °C 85 °C 70 °C 125 °C 70 °C 70 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C - -55 °C - - -40 °C
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH IN-LINE SMALL OUTLINE IN-LINE SMT SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER CHIP CARRIER
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) - with Nickel (Ni) barrier Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
宽度 4.4 mm 7.62 mm 7.5 mm 7.62 mm 1.27 mm 4.4 mm 8.9662 mm 8.9662 mm
零件包装代码 TSSOP DIP SOIC DIP - TSSOP QLCC QLCC
针数 20 20 20 20 - 20 20 20
Is Samacsys N N N N - N N -
架构 PAL-TYPE PAL-TYPE PAL-TYPE PAL-TYPE - PAL-TYPE PAL-TYPE PAL-TYPE
最大时钟频率 33.3 MHz 33.3 MHz 33.3 MHz 33.3 MHz - 33.3 MHz 33.3 MHz 33.3 MHz
JESD-30 代码 R-PDSO-G20 R-PDIP-T20 R-PDSO-G20 R-PDIP-T20 - R-PDSO-G20 S-PQCC-J20 S-PQCC-J20
专用输入次数 9 9 9 9 - 9 9 9
I/O 线路数量 8 8 8 8 - 8 8 8
输入次数 18 18 18 18 - 18 18 18
输出次数 8 8 8 8 - 8 8 8
产品条款数 113 113 113 113 - 113 113 113
组织 9 DEDICATED INPUTS, 8 I/O 9 DEDICATED INPUTS, 8 I/O 9 DEDICATED INPUTS, 8 I/O 9 DEDICATED INPUTS, 8 I/O - 9 DEDICATED INPUTS, 8 I/O 9 DEDICATED INPUTS, 8 I/O 9 DEDICATED INPUTS, 8 I/O
输出函数 MACROCELL MACROCELL MACROCELL MACROCELL - MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP DIP SOP DIP - TSSOP QCCJ QCCJ
封装等效代码 TSSOP20,.25 DIP20,.3 SOP20,.4 DIP20,.3 - TSSOP20,.25 LDCC20,.4SQ LDCC20,.4SQ
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR - RECTANGULAR SQUARE SQUARE
电源 5 V 5 V 5 V 5 V - 5 V 5 V 5 V
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD - EE PLD EE PLD EE PLD
传播延迟 25 ns 25 ns 25 ns 25 ns - 25 ns 25 ns 25 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified - Not Qualified Not Qualified Not Qualified
座面最大高度 1.1 mm - 2.64 mm - - 1.1 mm 4.369 mm 4.369 mm
最大供电电压 5.5 V 5.5 V 5.5 V 5.25 V - 5.25 V 5.25 V 5.5 V
最小供电电压 4.5 V 4.5 V 4.5 V 4.75 V - 4.75 V 4.75 V 4.5 V
标称供电电压 5 V 5 V 5 V 5 V - 5 V 5 V 5 V
表面贴装 YES NO YES NO - YES YES YES
技术 CMOS CMOS CMOS CMOS - CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL COMMERCIAL - COMMERCIAL COMMERCIAL INDUSTRIAL
端子形式 GULL WING THROUGH-HOLE GULL WING THROUGH-HOLE - GULL WING J BEND J BEND
端子节距 0.65 mm 2.54 mm 1.27 mm 2.54 mm - 0.65 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL - DUAL QUAD QUAD
Base Number Matches 1 1 1 1 - 1 1 -
74HC244内部的三态门是如何实现缓冲和驱动的?
我在用proteus做LPC2132的串口通信仿真时,外接一个虚拟终端和示波器,用示波器来查看数据发送的波形 当把示波器和虚拟终端接在一起然后连到Txd0 Rxd0上时,虚拟终端上面不能显示LPC2132发过 ......
ruibin_shu 嵌入式系统
做个调查,谁在用支持Type-C的笔记本?
215640 做个调查,大家谁在用支持Type-C的笔记本呢? ...
eric_wang 聊聊、笑笑、闹闹
求大神帮忙有关430单片机和网络的问题
正如题目所示,我打算做用MSP430(也可以用其他板子比如STM32,FPGA也行)采集到的数据,通过网络传输到网上,可以实时进行检测。大概思路就是这样,由于自己以前根本就没有接触过网络,对数据怎 ......
我爱影魔 微控制器 MCU
超级电容器在电力分合闸中的应用
随着电力事业的飞速发展和城乡电网建设水平不断提高,交流高压真空断路器产品发展特别迅速,产品的更新换代步伐进一步加快,而且在电力系统中电力电子技术的发展,也使以采用免维护的真空断路器 ......
BIGCAP 综合技术交流
在绘制原理图时如何设置标题
在protel99绘制原理图中,要求设置标题。为什么在disign菜单option中设置标题,为什么显示不出来呢...
吕成丽 PCB设计
谁都看的懂:全闪存阵列硬件架构 (转)
本帖最后由 白丁 于 2016-2-25 22:17 编辑 转自http://mp.weixin.qq.com/s?__biz= ... NTYzMw==&scene=6#rd EMC XtremIO是EMC对全闪存阵列市场的突袭,它从底层开始完全根据闪存特性设计 ......
白丁 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 428  1250  2929  2001  1264  23  27  52  11  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved