电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEEL22CV10ASI-15

产品描述EE PLD, 15ns, PAL-Type, CMOS, PDSO24, SOIC-24
产品类别可编程逻辑器件    可编程逻辑   
文件大小178KB,共10页
制造商Integrated Circuit Systems(IDT )
下载文档 详细参数 全文预览

PEEL22CV10ASI-15概述

EE PLD, 15ns, PAL-Type, CMOS, PDSO24, SOIC-24

PEEL22CV10ASI-15规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码SOIC
包装说明SOP, SOP24,.4
针数24
Reach Compliance Codeunknown
Is SamacsysN
其他特性10 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK
架构PAL-TYPE
最大时钟频率62.5 MHz
JESD-30 代码R-PDSO-G24
JESD-609代码e0
长度15.4 mm
专用输入次数11
I/O 线路数量10
输入次数22
输出次数10
产品条款数132
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
组织11 DEDICATED INPUTS, 10 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP24,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
电源5 V
可编程逻辑类型EE PLD
传播延迟15 ns
认证状态Not Qualified
座面最大高度2.64 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
Commercial/
Industrial
PEEL™ 22CV10A -7/-10/-15/-25
CMOS Programmable Electrically Erasable Logic Device
Features
s
High Speed/Low Power
- Speeds ranging from 7ns to 25ns
- Power as low as 30mA at 25MHz
Electrically Erasable Technology
- Superior factory testing
- Reprogrammable in plastic package
- Reduces retrofit and development costs
s
s
Architectural Flexibility
- 132 product term X 44 input AND array
- Up to 22 inputs and 10 outputs
- Up to 12 configurations per macrocell
- Synchronous preset, asynchronous clear
- Independent output enables
- 24-pin DIP/SOIC/TSSOP and 28-pin PLCC
Application Versatility
- Replaces random logic
- Pin and JEDEC compatible with 22V10
- Enhanced Architecture fits more logic
than ordinary PLDs
s
s
Development/Programmer Support
- Third party software and programmers
- ICT PLACE Development Software
General Description
The PEEL™22CV10A is a Programmable Electrically Eras-
able Logic (PEEL™) device providing an attractive alterna-
tive to ordinary PLDs. The PEEL™22CV10A offers the
performance, flexibility, ease of design and production
practicality needed by logic designers today. The
PEEL™22CV10A is available in 24-pin DIP, SOIC, TSSOP
and 28-pin PLCC packages (see Figure 1), with speeds
ranging from 7ns to 25ns and with power consumption as
low as 30mA. EE-reprogrammability provides the conve-
nience of instant reprogramming for development and a
reusable production inventory, minimizing the impact of
programming changes or errors. EE-reprogrammability
also improves factory testability, thus ensuring the highest
quality possible. The PEEL™22CV10A is JEDEC file com-
patible with standard 22V10 PLDs. Eight additional configu-
rations per macrocell (a total of 12) are also available by
using the “+” software/programming option (i.e.,
22CV10A+). The additional macrocell configurations allow
more logic to be put into every design. Programming and
development support for the PEEL™22CV10A are pro-
vided by popular third-party programmers and develop-
ment software. ICT also offers free PLACE development
software.
Figure 1. Pin Configuration
I/CLK
I
I
I
I
I
I
I
I
I
I
GND
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
VCC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
Figure 2. Block Diagram
DIP
TSSOP
PLCC
*Optional extra ground pin for
-7/I-7 speed grade.
SOIC
1 of 10
04-02-009F

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1993  565  2397  2607  174  13  6  17  57  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved