电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTVF16859PA8

产品描述Bus Driver, CMOS, PDSO64
产品类别逻辑    逻辑   
文件大小65KB,共7页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

74SSTVF16859PA8概述

Bus Driver, CMOS, PDSO64

74SSTVF16859PA8规格参数

参数名称属性值
是否Rohs认证不符合
包装说明TSSOP, TSSOP64,.32,20
Reach Compliance Codenot_compliant
Is SamacsysN
JESD-30 代码R-PDSO-G64
JESD-609代码e0
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
端子数量64
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP64,.32,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
电源2.5 V
认证状态Not Qualified
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
IDT74SSTVF16859
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
BUFFER WITH SSTL I/O
IDT74SSTVF16859
FEATURES:
1:2 register buffer
Meets or exceeds JEDEC standard SSTVF16859
2.3V to 2.7V Operation for PC1600, PC2100, and PC2700
2.5V to 2.7V Operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin MLF and 64 pin TSSOP packages
The SSTVF16859 is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
APPLICATIONS:
• Along with CSPT857C, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
51
RESET
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2003 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
AUGUST 2003
DSC-6194/11

74SSTVF16859PA8相似产品对比

74SSTVF16859PA8 74SSTVF16859NL8
描述 Bus Driver, CMOS, PDSO64 Bus Driver, CMOS, PQCC56
是否Rohs认证 不符合 不符合
包装说明 TSSOP, TSSOP64,.32,20 QCCN, LCC56,.31SQ,20
Reach Compliance Code not_compliant unknown
JESD-30 代码 R-PDSO-G64 S-PQCC-N56
JESD-609代码 e0 e0
逻辑集成电路类型 BUS DRIVER BUS DRIVER
湿度敏感等级 1 3
端子数量 64 56
最高工作温度 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP QCCN
封装等效代码 TSSOP64,.32,20 LCC56,.31SQ,20
封装形状 RECTANGULAR SQUARE
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH CHIP CARRIER
电源 2.5 V 2.5 V
认证状态 Not Qualified Not Qualified
标称供电电压 (Vsup) 2.5 V 2.5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子形式 GULL WING NO LEAD
端子节距 0.5 mm 0.5 mm
端子位置 DUAL QUAD
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2293  588  2328  1417  2908  51  44  25  13  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved