电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT93C56XI-1.8T2REVE

产品描述128X16 MICROWIRE BUS SERIAL EEPROM, PDSO8, ROHS COMPLIANT, EIAJ, SOIC-8
产品类别存储    存储   
文件大小410KB,共9页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
标准  
下载文档 详细参数 全文预览

CAT93C56XI-1.8T2REVE概述

128X16 MICROWIRE BUS SERIAL EEPROM, PDSO8, ROHS COMPLIANT, EIAJ, SOIC-8

CAT93C56XI-1.8T2REVE规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Catalyst
零件包装代码SOIC
包装说明SOP,
针数8
Reach Compliance Codeunknown
Is SamacsysN
备用内存宽度8
最大时钟频率 (fCLK)0.25 MHz
JESD-30 代码R-PDSO-G8
JESD-609代码e3
长度5.3 mm
内存密度2048 bit
内存集成电路类型EEPROM
功能数量1
端子数量8
字数128 words
字数代码128
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128X16
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行SERIAL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度2.03 mm
串行总线类型MICROWIRE
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)1.8 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间40
宽度5.25 mm
Base Number Matches1

文档预览

下载PDF文档
CAT93C56/57
(Die Rev. E)
2K-Bit Microwire Serial EEPROM
FEATURES
I
High speed operation: 1MHz
I
Low power CMOS technology
I
1.8 to 5.5 volt operation
I
Selectable x8 or x16 memory organization
I
Self-timed write cycle with auto-clear
I
Software write protection
I
Sequential read
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
I
Power-up inadvertant write protection
I
1,000,000 Program/erase cycles
I
100 year data retention
I
Commercial, industrial and automotive
temperature ranges
I
RoHS-compliant packages
DESCRIPTION
The CAT93C56/57 are 2K-bit Serial EEPROM memory
devices which are configured as either registers of 16
bits (ORG pin at V
CC
) or 8 bits (ORG pin at GND). Each
register can be written (or read) serially by using the
DI (or DO) pin. The CAT93C56/57 are manufactured
using Catalyst’s advanced CMOS EEPROM floating
gate technology. The devices are designed to endure
1,000,000 program/erase cycles and has a data reten-
tion of 100 years. The devices are available in 8-pin DIP,
SOIC, TSSOP and 8-pad TDFN packages.
PIN CONFIGURATION
DIP Package (L)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
FUNCTIONAL SYMBOL
SOIC Package (W)
NC
VCC
CS
SK
1
2
3
4
8
7
6
5
ORG
GND
DO
DI
V
CC
ORG
CS
SK
DI
DO
SOIC Package (V)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
CS
SK
DI
DO
SOIC Package (X)
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
GND
PIN FUNCTIONS
Pin Name
Function
Chip Select
Clock Input
Serial Data Input
Serial Data Output
Power Supply
Ground
Memory Organization
No Connection
CS
SK
DI
DO
V
CC
GND
ORG
TSSOP Package (Y)
CS
SK
DI
DO
1
2
3
4
8
7
6
5
VCC
NC
ORG
GND
TDFN Package (ZD4)
VCC
8
NC
7
ORG
6
GND
5
1
CS
2
SK
3
DI
4
DO
Bottom View
For Ordering Information details, see page 8.
NC
Note: When the ORG pin is connected to VCC, the x16 organiza-
tion is selected. When it is connected to ground, the x8 pin is
selected. If the ORG pin is left unconnected, then an internal pullup
device will select the x16 organization.
© 2005 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice.
Doc. No. 1088, Rev. O

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2319  2390  827  1692  2660  47  49  17  35  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved