February 1996
NDS9959
Dual N-Channel Enhancement Mode Field Effect Transistor
General Description
These N-Channel enhancement mode power field effect
transistors are produced using Fairchild's proprietary, high cell
density, DMOS technology. This very high density process is
especially tailored to minimize on-state resistance, provide
superior switching performance, and withstand high energy
pulses in the avalanche and commutation modes. These
devices are particularly suited for low voltage applications such
as DC motor control and DC/DC conversion where fast
switching, low in-line power loss, and resistance to transients
are needed.
Features
2.0A, 50V. R
DS(ON)
= 0.3
Ω
@ V
GS
= 10V
High density cell design for extremely low R
DS(ON)
.
High power and current handling capability in a widely used
surface mount package.
Dual MOSFET in surface mount package.
_________________________________________________________________________________
5
4
3
2
1
6
7
8
Absolute Maximum Ratings
Symbol
V
DSS
V
GSS
I
D
Parameter
Drain-Source Voltage
Gate-Source Voltage
T
A
= 25°C unless otherwise noted
NDS9959
50
± 20
(Note 1a)
(Note 1a)
Units
V
V
A
Drain Current - Continuous @ T
A
= 25°C
- Continuous @ T
A
= 70°C
- Pulsed
@ T
A
= 25°C
± 2.0
± 1.6
±8
2
P
D
Power Dissipation for Dual Operation
Power Dissipation for Single Operation
(Note 1a)
(Note 1b)
(Note 1c)
W
1.6
1
0.9
-55 to 150
°C
T
J
,T
STG
Operating and Storage Temperature Range
THERMAL CHARACTERISTICS
R
θ
JA
R
θ
JC
Thermal Resistance, Junction-to-Ambient
Thermal Resistance, Junction-to-Case
(Note 1a)
(Note 1)
78
40
°C/W
°C/W
© 1997 Fairchild Semiconductor Corporation
NDS9959.SAM
Electrical Characteristics
(T
A
= 25°C unless otherwise noted)
Symbol
BV
DSS
I
DSS
I
GSSF
I
GSSR
V
GS(th)
R
DS(ON)
I
D(on)
g
FS
C
iss
C
oss
C
rss
t
D(on)
t
r
t
D(off)
t
f
Q
g
Q
gs
Q
gd
Parameter
Drain-Source Breakdown Voltage
Zero Gate Voltage Drain Current
Conditions
V
GS
= 0 V, I
D
= 250 µA
V
DS
= 40 V, V
GS
= 0 V
T
J
= 55°C
Gate - Body Leakage, Forward
Gate - Body Leakage, Reverse
Gate Threshold Voltage
Static Drain-Source On-Resistance
On-State Drain Current
Forward Transconductance
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Turn - On Delay Time
Turn - On Rise Time
Turn - Off Delay Time
Turn - Off Fall Time
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
V
DS
= 25 V,
I
D
= 1.3 A, V
GS
= 10 V
V
DD
= 30 V, I
D
= 0.6 A,
V
GS
= 10 V, R
L
= 50
Ω
,
R
GEN
= 6
Ω
V
GS
= 20 V, V
DS
= 0 V
V
GS
= -20 V, V
DS
= 0 V
V
DS
= V
GS
, I
D
= 250 µA
V
GS
= 10 V, I
D
= 1.5 A
V
GS
= 5 V, I
D
= 0.6 A
V
GS
= 10 V, V
DS
= 5 V
V
DS
= 15 V, I
D
= 2.0 A
V
DS
= 25 V, V
GS
= 0 V,
f = 1.0 MHz
8
1
2.7
152
50
12
4
8
9
11
4.3
1.1
1.5
250
85
25
40
70
100
70
15
2
3
Min
50
2
25
100
-100
4
0.3
0.5
A
S
pF
pF
pF
ns
ns
ns
ns
nC
nC
nC
Typ
Max
Units
V
µA
µA
nA
nA
V
OFF CHARACTERISTICS
ON CHARACTERISTICS
(Note2)
Ω
DYNAMIC CHARACTERISTICS
SWITCHING CHARACTERISTICS
(Note 2)
NDS9959.SAM
Electrical Characteristics
(T
A
= 25°C unless otherwise noted)
Symbol
I
S
V
SD
t
rr
Notes:
1. R
θ
JA
is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R
θ
JC
is guaranteed by
design while R
θ
CA
is determined by the user's board design.
Parameter
Conditions
Min
Typ
Max
1.8
Units
A
V
ns
DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS
Maximum Continuos Drain-Source Diode Forward Current
Drain-Source Diode Forward Voltage
Reverse Recovery Time
V
GS
= 0 V, I
S
= 1.25 A
(Note 2)
0.84
1.2
100
V
GS
= 0V, I
F
= 1.25 A, dI
F
/dt = 100 A/µs
P
D
(
t
) =
R
θ
J A
t
)
(
T
J
−
T
A
=
R
θ
J C
R
θ
CA
t
)
+
(
T
J
−
T
A
=
I
2
(
t
) ×
R
DS
(
ON
)
D
T
J
Typical R
θ
JA
for single device operation using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:
a. 78
o
C/W when mounted on a 0.5 in
2
pad of 2oz cpper.
b. 125
o
C/W when mounted on a 0.02 in
2
pad of 2oz cpper.
c. 135
o
C/W when mounted on a 0.003 in
2
pad of 2oz cpper.
1a
1b
1c
Scale 1 : 1 on letter size paper
2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%.
NDS9959.SAM
Typical Electrical Characteristics
12
2.4
V
GS
=10V
I
D
, DRAIN-SOURCE CURRENT (A)
10
8
6
4
9.0
DRAIN-SOURCE ON-RESISTANCE
R
DS(ON)
, NORMALIZED
V
GS
= 6V
2
8.0
7.0V
8.0V
7.0
1.6
9.0V
10V
6.0
1.2
2
0
5.0
0
1
2
V
3
4
5
6
, DRAIN-SOURCE VOLTAGE (V)
7
8
0.8
0
2
DS
4
6
8
I
D
, DRAIN CURRENT (A)
10
12
Figure 1. On-Region Characteristics.
Figure 2. On-Resistance Variation with
Gate Voltage and Drain Current.
2
DRAIN-SOURCE ON-RESISTANCE (OHMS)
1.8
1.6
1.4
1.2
1
0.8
0.6
0.4
-50
5
I
D
= 1.5A
V
G S
= 1 0 V
DRAIN-SOURCE ON-RESISTANCE
4
R
DS(ON)
NORMALIZED
,
V
GS
=10 V
R
DS(ON)
, NORMALIZED
3
2
TJ = 125°C
25°C
-55°C
1
-25
0
25
50
75
100
T
J
, JUNCTION TEMPERATURE (°C)
125
150
0
0
2
4
6
8
I
D
, DRAIN CURRENT (A)
10
12
Figure 3. On-Resistance Variation
with Temperature.
Figure 4. On-Resistance Variation with Drain
Current and Temperature.
12
1.2
10
I
D
, DRAIN CURRENT (A)
25
125
V
th
, NORMALIZED
GATE-SOURCE THRESHOLD VOLTAGE (V)
V
DS
= 10V
TJ = -55°C
1.1
V
DS
= V
GS
I
D
= 250µA
8
1
6
0.9
4
2
0.8
0
2
4
6
8
V
GS
, GATE TO SOURCE VOLTAGE (V)
10
0.7
-50
-25
0
25
50
75
100
T
J
, JUNCTION TEMPERATURE (°C)
125
150
Figure 5. Transfer Characteristics.
Figure 6. Gate Threshold Variation with
Temperature.
NDS9959.SAM
Typical Electrical Characteristics
(continued)
1.1
DRAIN-SOURCE BREAKDOWN VOLTAGE (V)
10
I
1.05
D
= 250µA
I
S
, REVERSE DRAIN CURRENT (A)
3
1
0.3
0.1
0.03
0.01
0.003
0.001
0.2
V
GS
=0V
BV
DSS
, NORMALIZED
1
0.95
TJ = 125°C
25°C
-55°C
0.9
0.85
-50
-25
0
T
J
25
50
75
100
, JUNCTION TEMPERATURE (°C)
125
150
0.4
0.6
0.8
1
1.2
V
SD
, BODY DIODE FORWARD VOLTAGE (V)
1.4
Figure 7. Breakdown Voltage Variation with
Temperature.
Figure 8. Body Diode Forward Voltage
Variation with Current and Temperature
400
200
CAPACITANCE (pF)
100
50
V
GS
, GATE-SOURCE VOLTAGE (V)
14
C iss
12
10
8
6
4
2
0
I
D
= 1.3A
V
DS
= 10V
40V
20V
C oss
20
f = 1 MHz
10
0.1
0.2
C rss
V
GS
= 0V
0.5
1
2
5
10
V
, DRAIN TO SOURCE VOLTAGE (V)
DS
20
50
0
1
2
3
4
Q
g
, GATE CHARGE (nC)
5
6
Figure 9. Capacitance Characteristics.
Figure 10. Gate Charge Characteristics.
V
DD
V
IN
D
t
on
t
off
t
r
90%
R
L
V
OUT
DUT
t
d(on)
t
d(off)
90%
t
f
V
GS
V
OUT
R
GEN
10%
10%
INVERTED
G
90%
S
V
IN
10%
50%
50%
PULSE WIDTH
Figure 11. Switching Test Circuit
Figure 12. Switching Waveforms
NDS9959.SAM