电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MX29LV401TXBI-70

产品描述4M-BIT [512K x 8 / 256K x 16] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY
产品类别存储    存储   
文件大小699KB,共56页
制造商Macronix
官网地址http://www.macronix.com/en-us/Pages/default.aspx
下载文档 详细参数 全文预览

MX29LV401TXBI-70概述

4M-BIT [512K x 8 / 256K x 16] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY

MX29LV401TXBI-70规格参数

参数名称属性值
零件包装代码BGA
包装说明TFBGA, BGA48,6X8,32
针数48
Reach Compliance Codeunknow
ECCN代码EAR99
最长访问时间70 ns
备用内存宽度8
启动块TOP
命令用户界面YES
数据轮询YES
耐久性100000 Write/Erase Cycles
JESD-30 代码R-PBGA-B48
JESD-609代码e0
长度8 mm
内存密度4194304 bi
内存集成电路类型FLASH
内存宽度16
功能数量1
部门数/规模1,2,1,7
端子数量48
字数262144 words
字数代码256000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX16
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA48,6X8,32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
并行/串行PARALLEL
电源3/3.3 V
编程电压3 V
认证状态Not Qualified
就绪/忙碌YES
座面最大高度1.2 mm
部门规模16K,8K,32K,64K
最大待机电流0.000005 A
最大压摆率0.03 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
切换位YES
类型NOR TYPE
宽度6 mm
Base Number Matches1

文档预览

下载PDF文档
ADVANCED INFORMATION
MX29LV401T/B
4M-BIT [512K x 8 / 256K x 16] CMOS SINGLE VOLTAGE
3V ONLY FLASH MEMORY
FEATURES
• Extended single - supply voltage range 2.7V to 3.6V
• 524,288 x 8/262,144 x 16 switchable
• Single power supply operation
- 3.0V only operation for read, erase and program
operation
• Fast access time: 55R/70/90ns
• Low power consumption
- 20mA maximum active current
- 0.2uA typical standby current
• Command register architecture
- Byte/word Programming (9us/11us typical)
- Sector Erase (Sector structure 16K-Byte x 1,
8K-Byte x 2, 32K-Byte x1, and 64K-Byte x7)
• Auto Erase (chip & sector) and Auto Program
- Automatically erase any combination of sectors with
Erase Suspend capability.
- Automatically program and verify data at specified
address
• Erase suspend/Erase Resume
- Suspends sector erase operation to read data from,
or program data to, any sector that is not being erased,
then resumes the erase.
• Status Reply
- Data polling & Toggle bit for detection of program and
erase operation completion.
• Ready/Busy pin (RY/BY)
- Provides a hardware method of detecting program or
erase operation completion.
• Sector protection
- Hardware method to disable any combination of
sectors from program or erase operations
- Tempoary sector unprotect allows code changes in
previously locked sectors.
• 100,000 minimum erase/program cycles
• Latch-up protected to 100mA from -1V to VCC+1V
• Boot Sector Architecture
- T = Top Boot Sector
- B = Bottom Boot Sector
• Low VCC write inhibit is equal to or less than 2.3V
• Package type:
- 44-pin SOP
- 48-pin TSOP
- 48-ball CSP
• Compatibility with JEDEC standard
- Pinout and software compatible with single-power
supply Flash
GENERAL DESCRIPTION
The MX29LV401T/B is a 4-mega bit Flash memory or-
ganized as 512K bytes of 8 bits or 256K words of 16
bits. MXIC's Flash memories offer the most cost-effec-
tive and reliable read/write non-volatile random access
memory. The MX29LV401T/B is packaged in 44-pin
SOP, 48-pin TSOP and 48-ball CSP. It is designed to be
reprogrammed and erased in system or in standard
EPROM programmers.
The standard MX29LV401T/B offers access time as fast
as 55ns, allowing operation of high-speed microproces-
sors without wait states. To eliminate bus contention,
the MX29LV401T/B has separate chip enable (CE) and
output enable (OE) controls.
MXIC's Flash memories augment EPROM functionality
with in-circuit electrical erasure and programming. The
MX29LV401T/B uses a command register to manage
this functionality. The command register allows for 100%
TTL level control inputs and fixed power supply levels
during erase and programming, while maintaining maxi-
mum EPROM compatibility.
MXIC Flash technology reliably stores memory contents
even after 100,000 erase and program cycles. The MXIC
cell is designed to optimize the erase and programming
mechanisms. In addition, the combination of advanced
tunnel oxide processing and low internal electric fields
for erase and program operations produces reliable cy-
cling. The MX29LV401T/B uses a 2.7V~3.6V VCC sup-
ply to perform the High Reliability Erase and auto Pro-
gram/Erase algorithms.
The highest degree of latch-up protection is achieved
with MXIC's proprietary non-epi process. Latch-up pro-
tection is proved for stresses up to 100 milliamps on
address and data pin from -1V to VCC + 1V.
P/N:PM0853
REV. 0.0, SEP. 14, 2001
1
晒WEBENCH设计的过程+3.3V电源设计
对于430单片机,3.3V电源必不可少。其他芯片很多是5V供电,5V转3.3V的电源在430开发中必不可少。该方案输入电压为5V,输出电压为3.3V,目标是给430单片机供电,设计过程如下。 首先就是打开 ......
buer1209 模拟与混合信号
射频和微波功率放大器及发射机技术
第一讲: RF and microwave power amplifiers and transmitters are used in a wide variety of applications including wireless communication, jamming, imaging, radar,and RF heating. ......
老夫子 无线连接
新人请教大尺寸LCD背光电路设计问题,感谢。
帮朋友设计大尺寸LCD背光驱动电路。平时都是做小尺寸的电路,不熟悉大尺寸电路,不晓得有什么区别。表面看上去就是电压提升以及电流提升而已。求推荐有此经验的推荐几款IC。要求:输入电压19V, ......
aoyezhong 电源技术
帮忙看一下这款FPGA开发板怎么样?
我对FPGA不太了解,前些天看到mouser上新出的的这款板子,不到800块钱挺便宜的,如果作为新手入门怎么样? 玩这种板子需要官方提供例程吗? FPGA常说的IP和例程是一回事儿吗? 相关资料应该到 ......
littleshrimp FPGA/CPLD
在Vmware虚拟机上启动VxWorks,显示错误 【tBoot】 sysNvRamGet: Open failed,请问是什么原因?内有详细描述
我在Vmware虚拟机上启动VxWorks后,出错时的界面信息如下: 0x2dd0d4(tBoot) sysNvRamGet: Open failed. Press any key to stop auto-boot... 0 auto-booting... boot device :ln ......
chna0410 实时操作系统RTOS
0.65MM间距的BGA间距需要用的盲埋孔吗?
45117 0.65MM间距的BGA间距需要用的盲埋孔吗?...
honey2012 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2290  1549  999  1246  49  14  15  19  38  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved