电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDPB24M18A1-550M3I

产品描述DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小525KB,共32页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61DDPB24M18A1-550M3I概述

DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.20 MM HEIGHT, LFBGA-165

IS61DDPB24M18A1-550M3I规格参数

参数名称属性值
是否Rohs认证不符合
包装说明LBGA, BGA165,11X15,40
Reach Compliance Codecompliant
Is SamacsysN
最长访问时间0.45 ns
最大时钟频率 (fCLK)550 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.38 A
最小待机电流1.7 V
最大压摆率1.05 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
IS61DDPB24M18A/A1/A2
IS61DDPB22M36A/A1/A2
4Mx18, 2Mx36
72Mb DDR-IIP (Burst 2) CIO Synchronous SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip delay-locked loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double data rate (DDR) interface for read and write
input ports.
2.5 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output levels.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT(On-Die Termination) feature is supported
optionally on Input clocks, Data input, and Control
signals.
ADVANCED INFORMATION
AUGUST 2011
DESCRIPTION
The 72Mb IS61DDPB22M36A/A1/A2 and
IS61DDPB24M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst addresses
Data-Out for second burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst addresses
Data-Out for first burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting 2.5 cycles later after read
command). The data-outs from the second burst are updated
with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
4/29/2010
1
参与HELPER2416开发板助学计划:第一天
虽然是第一批发货名单,但由于路途较远,直到昨天才收到开发板,再次感谢君益兴! 下班回宿舍后立马拆开来看,坛友之前已经发过很多开箱照,所以我就不发了, 上个月末也向朋友借了套ARM9开发 ......
sint27 嵌入式系统
下载赢好礼活动又双叒叕来了~学习获奖两不误!
一边学一边还能获奖 咱们怎么简单怎么来,直接说事! 活动时间:即日起——2019年10月31日 活动流程: 1.打开 >>打造健康生活,成就强劲工具 专题页面 ......
EEWORLD社区 综合技术交流
西游记背后的故事.docx
135062...
qin552011373 聊聊、笑笑、闹闹
激光接收器项目
有谁做过激光接收器? 接收的是红色激光器发出的5~10KHz的频率 用硅光电池做的,我有样机的原理图,板子我也调通了,但是不知道如何采集硅光电池这一路的信号 有做过的大侠可以跟我联系一下 ......
liuzhouhu 嵌入式系统
DE1-SoC中的几个宏
HW_REGS_BASE(ALT_STM_OFST) HW_REGS_SPAN ALT_LWFPGASLVS_OFST 这几个宏的具体含义是什么? ...
全部都是泡馍 FPGA/CPLD
为什么说瓷片电容封装越大频率特性好?
在频率一定时,电容量越大,容抗是越小的;容抗越小,通过的频率也越低。 容抗的大小跟通过的频率关系: f=1/(2×π×C×Xc) 根据公式可知,容抗越小,通过的频率也越低,反之则越高;如电 ......
fish001 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 456  840  1345  1350  2041  4  18  20  32  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved