电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS64M4AT-75B

产品描述256Mb Double Data Rate SDRAM
文件大小1MB,共78页
制造商ETC
下载文档 全文预览

NT5DS64M4AT-75B概述

256Mb Double Data Rate SDRAM

文档预览

下载PDF文档
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb Double Data Rate SDRAM
Features
CAS Latency and Frequency
Maximum Operating Frequency (MHz)*
CAS Latency
DDR266A
DDR266B
DDR200
(-7K)
(-75B)
(-8B)
2
133
100
100
2.5
143
133
125
* Values are nominal (exact tCK should be used).
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DDQ
= 2.5V
±
0.2V
V
DD
= 2.5V
±
0.2V
-7K parts support PC2100 modules.
-75B parts support PC2100 modules
-8B parts support PC1600 modules
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
12/2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
关于驱动的地址访问
访问GPIO的物理地址, 0x400280000,从BSP中给的驱动是,把虚拟地址为0Xff0000000+0x280000,不知道为什么这样做,再个说了,这个写不成功,那位兄弟知道写物理地址的,麻烦指教一下。在线等待MS ......
jus_ly 嵌入式系统
不知道兑换请求提交成功了没有呢
本帖最后由 曾经in 于 2015-7-21 21:46 编辑 有地方可以查看提交记录吗?周末晚上发的,第一次兑换,不知道兑换请求提交成功了没有呢 ...
曾经in 聊聊、笑笑、闹闹
Keil C51使用详解
Keil C51使用详解...
lorant 嵌入式系统
恩智浦简化电机控制系统的LPC1500微控制器产品推广活动邀您参加!
本帖最后由 Sur 于 2014-5-6 18:40 编辑 当我们致力于诸多商业和工业应用中增强运动控制的方案,我们看到最近大量电机的开发正在蓬勃发展。无论无传感器的无刷直流(BLDC)电机,还是带磁场定 ......
Sur 综合技术交流
中国电机系统节能项目正式启动
中国电机系统节能项目正式启动 2001年12月12日在南京国际会议中心召开了中国电机系统节能项目启动大会。出席会议的有美国能源部(USDOE),美国能源效率经济委员会,劳伦斯伯克利国家实验室的 ......
zbz0529 工业自动化与控制
晕,做广告的太猖狂了
晕,做广告的太猖狂了 得想办法管一管呀...
wangfuchong 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2197  528  559  2214  2596  25  27  21  4  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved