电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5DS64M4AW-8B

产品描述256Mb Double Data Rate SDRAM
文件大小1MB,共78页
制造商ETC
下载文档 全文预览

NT5DS64M4AW-8B概述

256Mb Double Data Rate SDRAM

文档预览

下载PDF文档
NT5DS64M4AT NT5DS64M4AW
NT5DS32M8AT NT5DS32M8AW
256Mb Double Data Rate SDRAM
Features
CAS Latency and Frequency
Maximum Operating Frequency (MHz)*
CAS Latency
DDR266A
DDR266B
DDR200
(-7K)
(-75B)
(-8B)
2
133
100
100
2.5
143
133
125
* Values are nominal (exact tCK should be used).
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Differential clock inputs (CK and CK)
Four internal banks for concurrent operation
Data mask (DM) for write data
DLL aligns DQ and DQS transitions with CK transitions
Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
Burst lengths: 2, 4, or 8
CAS Latency: 2, 2.5
Auto Precharge option for each burst access
Auto Refresh and Self Refresh Modes
7.8µs Maximum Average Periodic Refresh Interval
2.5V (SSTL_2 compatible) I/O
V
DDQ
= 2.5V
±
0.2V
V
DD
= 2.5V
±
0.2V
-7K parts support PC2100 modules.
-75B parts support PC2100 modules
-8B parts support PC1600 modules
Description
The 256Mb DDR SDRAM is a high-speed CMOS, dynamic
random-access memory containing 268,435,456 bits. It is
internally configured as a quad-bank DRAM.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed operation. The double data rate
architecture is essentially a
2n
prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins. A single read or write access for the 256Mb
DDR SDRAM effectively consists of a single
2n-bit
wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bits registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4 or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelined, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
power-down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode
of operation.
REV 1.1
12/2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
“彩灯创意设计”
大家好啊! 我在知网下载了“彩灯创意设计”一文中有如下电路,可是我做成电路后,起不了震?难道震荡电路有问题吗???大家看看怎么回事???先谢谢大家了。 晶震32.768k...
xfh168168 模拟电子
【NUCLEO-L452RE评测】coremark跑分
本帖最后由 zhanghuichun 于 2017-6-17 23:36 编辑 此内容由EEWORLD论坛网友zhanghuichun原创,如需转载或用于商业用途需征得作者同意并注明出处 先放张测试结果图{:1_144:} 307541 测 ......
zhanghuichun stm32/stm8
Linux操作系统中安装网卡驱动
把网卡驱动COPY 到软盘上。在linux 的/tmp下建个空目录,然后再把软盘上的驱动COPY到这个空目录下 。 解压缩:   #tar zxvf r1000_v1.05.tgz (文件所在的目录)   #make (是在r1000_v1 ......
eenginet Linux开发
锁相环控制频率的原理
锁相环控制频率的原理 锁相环频率自动跟踪-------用锁相环可以确保工作在想要的频率点上 如何理解以下两段话? 鉴相器是相位比较装置, 它把输入信号和压控振荡器的输出信 ......
QWE4562009 分立器件
【菜鸟】关于接收rssi的问题
如何在串口调试助手中显示数据包的内容,我在网上看到在zigbee2006中是在spimgr.c中实现,那在zigbee2007 中在哪里可以实现,如果可以的话,请大神发个代码给我 ...
MR_yy 无线连接
论坛积分制度有所调整:下载所需芯币只需2枚
还增加了评分功能 请大家关注: https://bbs.eeworld.com.cn/thread-67200-1-1.html...
soso 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 974  2407  1161  2681  144  13  49  19  5  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved