电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

NT5SV16M16AT-8BL

产品描述256Mb Synchronous DRAM
文件大小805KB,共65页
制造商ETC
下载文档 全文预览

NT5SV16M16AT-8BL概述

256Mb Synchronous DRAM

文档预览

下载PDF文档
NT5SV64M4AT(L)
NT5SV32M8AT(L)
NT5SV16M16AT(L)
256Mb Synchronous DRAM
Features
High Performance:
-7K
3
CL=2
f
CK
t
CK
t
AC
t
AC
Clock Frequency
Clock Cycle
Clock Access Time
1
Clock Access Time
2
133
7.5
5.4
-75B,
CL=3
133
7.5
5.4
-8B,
CL=2
100
10
6
Units
MHz
ns
ns
ns
1. Terminated load. See AC Characteristics on page 37.
2. Unterminated load. See AC Characteristics on page 37.
3. t
RP
= t
RCD
= 2 CKs
Multiple Burst Read with Single Write Option
Automatic and Controlled Precharge Command
Data Mask for Read/Write control (x4, x8)
Dual Data Mask for byte control (x16)
Auto Refresh (CBR) and Self Refresh
Suspend Mode and Power Down Mode
Standard Power operation
8192 refresh cycles/64ms
Random Column Address every CK (1-N Rule)
Single 3.3V
±
0.3V Power Supply
LVTTL compatible
Package: 54-pin 400 mil TSOP-Type II
Single Pulsed RAS Interface
Fully Synchronous to Positive Clock Edge
Four Banks controlled by BA0/BA1 (Bank Select)
Programmable CAS Latency: 2, 3
Programmable Burst Length: 1, 2, 4, 8
Programmable Wrap: Sequential or Interleave
• -7K parts for PC133 2-2-2 operation
-75B parts for PC133 3-3-3 operation
-8B parts for PC100 2-2-2 operation
Description
The NT5SV64M4AT, NT5SV32M8AT, and NT5SV16M16AT
are four-bank Synchronous DRAMs organized as 16Mbit x 4
I/O x 4 Bank, 8Mbit x 8 I/O x 4 Bank, and 4Mbit x 16 I/O x 4
Bank, respectively. These synchronous devices achieve
high-speed data transfer rates of up to 133MHz by employing
a pipeline chip architecture that synchronizes the output data
to a system clock. The chip is fabricated with NTC’s
advanced 256Mbit single transistor CMOS DRAM process
technology.
The device is designed to comply with all JEDEC standards
set for synchronous DRAM products, both electrically and
mechanically. All of the control, address, and data input/out-
put (I/O or DQ) circuits are synchronized with the positive
edge of an externally supplied clock.
RAS, CAS, WE, and CS are pulsed signals which are exam-
ined at the positive edge of each externally applied clock
(CK). Internal chip operating modes are defined by combina-
tions of these signals and a command decoder initiates the
necessary timings for each operation. A fifteen bit address
bus accepts address data in the conventional RAS/CAS mul-
tiplexing style. Thirteen row addresses (A0-A12) and two
bank select addresses (BA0, BA1) are strobed with RAS.
Eleven column addresses (A0-A9, A11) plus bank select
addresses and A10 are strobed with CAS. Column address
A11 is dropped on the x8 device, and column addresses A11
and A9 are dropped on the x16 device.
Prior to any access operation, the CAS latency, burst length,
and burst sequence must be programmed into the device by
address inputs A0-A12, BA0, BA1 during a mode register set
cycle. In addition, it is possible to program a multiple burst
sequence with single write cycle for write through cache
operation.
Operating the four memory banks in an interleave fashion
allows random access operation to occur at a higher rate
than is possible with standard DRAMs. A sequential and gap-
less data rate of up to 133MHz is possible depending on
burst length, CAS latency, and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are sup-
ported.
REV 1.0
May, 2001
1
©
NANYA TECHNOLOGY CORP
. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
MSP30如何实现掉电保护数据的功能???
我现在想做个系统,用于测量一些数据,测量的数据保存在变量里,每天早八点向FLASH保存一次,但怕中间没电。请问大家MSP430F1XX或其它型号能实现这个功能吗?...
scorpio 微控制器 MCU
看看我的成果
本人长期从事单片机开发应用,积累了一定的经验。本人将毕生研究心得集成了文字,放在我的博客里,希望大家光临指导,并给点意见。我的博客地址;http://blog.mcuol.com/user/Article/500.html...
69056001 嵌入式系统
两管制线控器与四管制温控器的区别
要讲到温控器的两管制与四管制一定要先讲它制冷制热的原理。温控器的制冷制热原理类似于水冷。在大厦的楼顶,有管子盘旋,在管子里通上冷热水,然后通过风机吹风。风机的风经过管子由于管子里的 ......
灞波儿奔 模拟与混合信号
忆往昔峥嵘岁月“愁”,想念读书时代的你们
最近阵子,总是做梦到当初读书的那段岁月,以前的那些人,那些事情。 掐指一算,从学校出来工作已经都10年时间了,我是99年在成都读的护士学校,虽说是个中专,但是在当时那个时候已经是 ......
merrui 工作这点儿事
IAR中等优化太恐怖了,把我的条件判断给杀了
#pragma vector=UART0RX_VECTOR __interrupt void usart0_rx (void) { int print_data,temp0,temp1,temp2,temp3,temp4,temp5; clear_wdt(); rx_temp = RXBUF0; ......
caosc 微控制器 MCU
给参加TI首届低功耗设计大赛的网友提个醒
作为本届大赛的评委之一,一直非常关注大赛的进展情况。在大赛参赛项目提交的截止日期前夕,特为各位参赛者鼓把劲并提个醒。 1、首先,大赛截止日期是2015年1月5日,未完成的网友要抓紧时间 ......
chunyang 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2400  2702  2821  600  2143  47  2  1  34  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved