电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS84036AT-180I

产品描述128K X 32 CACHE SRAM, 12 ns, PQFP100
产品类别存储   
文件大小657KB,共31页
制造商ETC
下载文档 详细参数 全文预览

GS84036AT-180I概述

128K X 32 CACHE SRAM, 12 ns, PQFP100

GS84036AT-180I规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
最大存取时间12 ns
加工封装描述TQFP-100
状态DISCONTINUED
包装形状矩形的
包装尺寸FLATPACK, 低 PROFILE
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层NOT SPECIFIED
端子位置
包装材料塑料/环氧树脂
温度等级COMMERCIAL
内存宽度32
组织128K × 32
存储密度4.19E6 deg
操作模式同步
位数131072 words
位数128K
内存IC类型高速缓存 静态随机存储器
串行并行并行

文档预览

下载PDF文档
Preliminary
GS84018/32/36AT/B-180/166/150/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipelined
operation
• Single Cycle Deselect (SCD) operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP or 119-Bump BGA package
–180
5.5 ns
3.0 ns
185 mA
8 ns
9.1 ns
115 mA
–166
6.0 ns
3.5 ns
170 mA
8.5 ns
10 ns
105 mA
–150
6.6 ns
3.8 ns
155 mA
10 ns
12 ns
100 mA
–100
10 ns
4.5 ns
105 mA
12 ns
15 ns
80 mA
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin/bump (pin 14 in the TQFP and
bump 5R in the BGA). Holding the FT mode pin/bump low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipelined mode, activating the rising-edge-triggered
Data Output Register.
SCD Pipelined Reads
The GS84018/32/36A is an SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
tCycle
t
KQ
I
DD
t
KQ
tCycle
I
DD
Byte Write and Global Write
Byte write operation is performed by using byte write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Functional Description
Applications
The GS84018/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications ranging from DSP main store
to networking chip set support. The GS84018/32/36A is
available in a JEDEC standard 100-lead TQFP or 119-Bump
BGA package.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS84018/32/36A operates on a 3.3 V power supply and
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to de-couple output noise
from the internal circuit.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
Rev: 1.12 7/2002
1/31
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
PCB学习之一
常用电子元件封装电阻:RES1,RES2,RES3,RES4;封装属性为axial系列   无极性电容:cap;封装属性为RAD-0.1到rad-0.4   电解电容:electroi;封装属性为rb.2/.4到rb.5/1.0   电位器:p ......
yuandayuan6999 PCB设计
【MicroPython】+家用气象仪
我的家用气像仪已经开工了,以后分享的内容都在会本贴分享。全程都开源! 欢迎大家来指教,纯的菜鸟,所以希望大家帮忙指正。 估对这python语言是完全零了解,所以是一边看着语法书一边写的 ......
strong161 MicroPython开源版块
QT使用报错
用qmake的make指令时,出现下面错误:make: g++:命令未找到make: *** 错误 127请问该怎么办?UBUNTO 10.0系统,qt菜鸟,请高手指教...
sphshine Linux开发
硬件设计:电容电感磁珠总结(转载自互联网)
常见电容器有: 铝电解电容器:极性,容量大,能耐受大的脉动电流,但容量误差大,泄漏电流大,适合于低频旁路、信号耦合和电源滤波等场合。 胆电解电容:拥有普通电解电容的特性,漏电流极 ......
yayasoso 能源基础设施
LM3S315 LED例程proteus仿真问题
周立功Easyarm8962内一个LED例程,想要在proteus上面仿真,但是怎么也没有反映,不知道是什么问题。 例程是在ucos ii系统下使LED灯定时亮灭,贴几段代码,代码不连续: static void taskLed ......
ssuperliang 微控制器 MCU
开关电源外围器件续问
之前问过上图中,两个电感的作用,以及电感出现的位置 现在我查阅开关电源书籍,下图是典型的升压和降压电路的原理图 根据升降压要求,储能电感出现的位置有所变化 那么上图中两个开关电源芯 ......
shaorc 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 156  97  2499  1798  1257  4  2  51  37  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved