电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

11257-812

产品描述LOW SKEW CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28, 0.300 INCH, SOIC-28
产品类别逻辑    逻辑   
文件大小432KB,共20页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 详细参数 全文预览

11257-812概述

LOW SKEW CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO28, 0.300 INCH, SOIC-28

11257-812规格参数

参数名称属性值
厂商名称ON Semiconductor(安森美)
零件包装代码SOIC
包装说明SOP,
针数28
Reach Compliance Codeunknown
Is SamacsysN
输入调节STANDARD
JESD-30 代码R-PDSO-G28
长度17.9 mm
逻辑集成电路类型LOW SKEW CLOCK DRIVER
功能数量1
反相输出次数
端子数量28
实输出次数10
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
传播延迟(tpd)5 ns
认证状态Not Qualified
座面最大高度2.65 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
)6)6)6)6)6
 
   X  T
/RZ6NHZ &ORFN )DQRXW %XIIHU ,&V
January 1999
1.0
Features
2.0
Description
Generates up to eighteen low-skew, non-inverting
clocks from one clock input
Supports up to four SDRAM DIMMs
2
Uses either I C
-bus or SMBus serial interface with
Read and Write capability for individual clock output
control
Output enable pin tristates all clock outputs to facili-
tate board testing
Clock outputs skew-matched to less than 250ps
Less than 5ns propagation delay
Output impedance: 17Ω at 0.5V
DD
Serial interface I/O meet I C specifications; all other
I/O are LVTTL/LVCMOS-compatible
Five differerent pin configurations available:
FS6050: 18 clock outputs in a 48-pin SSOP
FS6051: 10 clock outputs in a 28-pin SOIC, SSOP
FS6053: 13 clock outputs in a 28-pin SOIC
FS6054: 14 clock outputs in a 28-pin SOIC
FS6057: 17 clock outputs in a 32-pin SOIC
2
The FS6050 family of CMOS clock fanout buffer ICs are
designed for high-speed motherboard applications, such
®
as Intel Pentium II PC100-based systems with 100MHz
SDRAM.
Up to eighteen buffered, non-inverting clock outputs are
fanned-out from one clock input. Individual clocks are
skew matched to less than 250ps at 100MHz. Multiple
power and ground supplies reduce the effects of supply
noise on device performance.
2
Under I C-bus control, individual clock outputs may be
turned on or off. An active-low output enable is available
to force all the clock outputs to a tristate level for system
testing.
Figure 2: Pin Configuration (FS6050)
SDRAM_15
SDRAM_14
SDRAM_13
SDRAM_12
SDRAM_11
SDRAM_10
SDRAM_17
SDRAM_9
SDRAM_8
(reserved)
(reserved)
VDD
VSS
VSS
27
VSS_I
2
C
26
23
VDD
VDD
VDD
VDD
VSS
VSS
VSS
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
Figure 1: Block Diagram (FS6050)
10
1
2
3
4
5
6
7
8
FS6050
11
12
13
14
15
16
17
18
19
20
21
22
VDD
(reserved)
(reserved)
SDRAM_0
SDRAM_1
SDRAM_2
SDRAM_3
SDRAM_4
SDRAM_5
SDRAM_6
SDRAM_7
SDRAM_16
VDD
VDD
VDD
VDD
CLK_IN
VDD
VDD_I
2
C
VSS
VSS
VSS
VSS
VSS
SDRAM_(0:1)
VDD_I
2
C
VSS
VDD
SDA
Serial
Interface
SCL
VSS_I
2
C
18
SDRAM_(2:3)
VSS
VDD
48-pin SSOP
SDRAM_(4:5)
VSS
VDD
SDRAM_(6:7)
CLK_IN
VSS
VDD
Figure 3: Pin Configuration (FS6051)
SDRAM_15
SDRAM_14
SDRAM_13
SDRAM_12
SDRAM_17
VDD
VDD
VDD
VSS
VSS
VSS_I
2
C
VSS
OE
SCL
SDRAM_(8:9)
VSS
VDD
28
27
26
25
24
23
22
21
20
19
18
17
16
VSS
VDD
SDRAM_(12:13)
VSS
VDD
FS6051
10
11
12
13
14
1
2
3
4
5
6
7
8
9
SDRAM_(14:15)
VSS
VDD
SDRAM_0
SDRAM_1
SDRAM_2
SDRAM_3
SDRAM_16
VDD
VDD_I
2
C
VDD
CLK_IN
VDD
VSS
SDRAM_16
OE
VSS
VDD
SDRAM_17
VSS
28-pin SOIC, SSOP
FS6050
Additional pin configurations are noted on Page 3
,62
Intel and Pentium are registered trademarks of Intel Corporation. I
2
C is a licensed trademark of Philips Electronics, N.V. American Microsystems, Inc. reserves the right to change the detail specifica-
tions as may be required to permit improvements in the design of its products.
1.13.99
SDA
VSS
VSS
15
SDRAM_(10:11)
SDA
24
9
25
SCL
OE
WINCE wifi 多了一个图标
我的系统是WINCE5.0+Pxa300,WIFI是用的Marvell的8686 我编出来的镜像,在通过如下操作:禁用,挂起,复位 后会出现一个“倒T”的图标,这个图标在Public下可以找到,lan_disconnect.ico 再启 ......
liyu5983 嵌入式系统
解决ModelSim显示中文乱码
当打开一个文件时其中的中文会显示为乱码,可以通过如下设置解决。在ModelSim主窗口中 Tools --> Preference --> Source Windows --> Files --> Custom Encoding for Read中选择gb2312 ......
eeleader FPGA/CPLD
【颁奖礼】《越控越有趣-TI C2000 LaunchPad炼成记》点评有礼获奖名单!
活动详情:点评《越控越有趣-TI C2000 LaunchPad炼成记》尽享精彩好礼! 感谢大家对本活动的支持与参与,现在公布获奖名单! 优秀点评奖: 一等奖:fengye5340、billjing、newofcortexm3、 ......
EEWORLD社区 微控制器 MCU
烧录口,SWD模式数据线的上拉和时钟线的下拉是必须的吗
488573我自己画了块F103ZET6的板子,只有SWD模式的下载口,但是没有上拉和下拉,用CMSIS-DAP下载器可以识别到芯片,但是不能下载程序,所以说上拉和下拉是必须的吗? ...
trx007 stm32/stm8
msp430驱动MCP4017数字电位器驱动调试记录
学习msp430并接触mcp4017数字电位器,msp430相关资料有点少,附上我的调试代码供各位参考和斧正 注:调试MCP4017驱动成功了,写操作没任何问题,已经经过测试,读操作不知道为什么一直没成功 ......
火辣西米秀 微控制器 MCU
小妹请各位高手帮助
我需要一片能采集声音信号并且转换为WAV格式的A/D芯片,请大家给我推荐一下.谢谢...
zx8227112 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 570  2408  2080  1536  314  16  46  43  53  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved