电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS51236B-250B3L

产品描述Cache SRAM, 512KX36, 2.6ns, CMOS, PBGA165, TFBGA-165
产品类别存储    存储   
文件大小2MB,共32页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61LPS51236B-250B3L概述

Cache SRAM, 512KX36, 2.6ns, CMOS, PBGA165, TFBGA-165

IS61LPS51236B-250B3L规格参数

参数名称属性值
厂商名称Integrated Silicon Solution ( ISSI )
包装说明TBGA,
Reach Compliance Codeunknown
Is SamacsysN
最长访问时间2.6 ns
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码TBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE
并行/串行PARALLEL
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B
IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B
512K x36 and 1024K x18 18Mb SYNCHRONOUS PIPELINED
SINGLE CYCLE DESELECT STATIC RAM
FEBRUARY 2014
ADVANCED INFORMATION
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LPS: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VPS: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVPS: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61LPS/VPS/VVPS51236B are organized as 524,288
words by 36bits. The IS61LPS/VPS/VVPS102418B are
organized as 1,048,576 words by 18bits. Fabricated
with ISSI's advanced CMOS technology, the device
integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating.
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access
Time
Cycle time
Frequency
-250
2.6
4
250
-200
3.0
5
200
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
2/13/2014
1
有关嵌入式编程变量赋值问题
定义一个全局变量A,并同赋初值A=2,在编译过程全局变A=2的值是在数据段(data),可试图启动过程改变全局变量的值,启动过程是用汇编实现,赋A=1,可实现的结果A=2,不知为什么不能改变A的值, ......
pin1983119 嵌入式系统
F7设计小分队--auto peach
...
automomaek stm32/stm8
求助!50Mhz正弦信号输出问题?
如何用无源晶振构建一个比较规矩的正弦信号,这个信号是给模拟电路用的不是数字电路,要求输出干净!不是数字用的倍频方波哦!!!...
bigbat 模拟电子
ucos_ii
ucos系统默认是装在c盘的,怎么让他和编译器bc31一起放在d盘下同样可以运行呢?...
icesongqiang 实时操作系统RTOS
各位吧里同志,会使用STM32 开发的实习学生工资大约能多少啊?
下半年就实习了,可是我对工作还是不太了解,想问一下了解情况的朋友们,如果有以下条件,大约能拿多少实习工资: 1、能使用protel进行双层布线,做出51和STM32开发板 2、能够对51或者STM32单 ......
千霜凌 工作这点儿事
请教内存分配的问题
在wince里面有两种分配方法,一种是OALPAtoVA(),一种是VirtualAlloc()、VirtualCopy()。我想问以下几个问题: 1,什么时候调用VirtualAlloc()、VirtualCopy()、什么时候调用OALPAtoVA()?看上 ......
huh1012 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1767  764  1927  1730  1771  53  20  16  54  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved