电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LPS51236B-200TQLI

产品描述Cache SRAM, 512KX36, 3ns, CMOS, PQFP100, LQFP-100
产品类别存储    存储   
文件大小1MB,共33页
制造商Integrated Silicon Solution ( ISSI )
标准
下载文档 详细参数 全文预览

IS61LPS51236B-200TQLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS61LPS51236B-200TQLI - - 点击查看 点击购买

IS61LPS51236B-200TQLI概述

Cache SRAM, 512KX36, 3ns, CMOS, PQFP100, LQFP-100

IS61LPS51236B-200TQLI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Integrated Silicon Solution ( ISSI )
包装说明LQFP,
Reach Compliance Codecompliant
Factory Lead Time10 weeks
Is SamacsysN
最长访问时间3 ns
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B
IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B
512K x36 and 1024K x18 18Mb SYNCHRONOUS PIPELINED
SINGLE CYCLE DESELECT STATIC RAM
AUGUST 2017
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LPS: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VPS: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVPS: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61LPS/VPS/VVPS51236B are organized as 524,288
words by 36bits. The IS61LPS/VPS/VVPS102418B are
organized as 1,048,576 words by 18bits. Fabricated
with ISSI's advanced CMOS technology, the device
integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access
Time
Cycle time
Frequency
-250
2.6
4
250
-200
3.0
5
200
Units
ns
ns
MHz
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. D
07/31/2017
1
MSP430F149驱动NRF24L01程序
本帖最后由 paulhyde 于 2014-9-15 08:54 编辑 MSP430F149驱动NRF24L01程序 ...
kllkko 电子竞赛
请问有什么传感器可以测出泄漏气体的种类?
请问有什么传感器可以测出泄漏气体的种类? ...
qiqilin stm32/stm8
关注自主发动机
06年从开始到现在,除了新车上市,还有两件事吸引眼球:华晨的1.8T自主发动机下线了,奇瑞的A520用上了自己的发动机。不过这也只是一个引子,吉利和比亚迪也纷纷踏上自主征程。总之对于消费者说 ......
gaoyanmei 聊聊、笑笑、闹闹
关于多分区的加载问题
目前的NAND 除了reserved 的 block(STEPLDR, TOC, EBOOT), MBR, 之后把剩下的NAND分成4个区, 一个BINFS分区, 3个FATFS分区。 MBR的4个分区的数据如下: 03 05 01 00 21 c4 00 00 40 ......
seasonings 嵌入式系统
"inc/hw_i2c.h"和 "driverlib/i2c.h"的区别和联系??
在编译 "I2C" 程序的时候,总是通不过。提示错误信息为: warning: #223-D: function "I2CMasterSlaveAddrSet" declared implicitly warning: #223-D: function "I2CMasterDataPut" decl ......
zzgezi 微控制器 MCU
SFP在ESD测试时丢包
我用的是1x1的SFP插座和笼子,因为以前板子没有分割地,系统地和大地直接相连了,导致电源的浪涌有问题。 现在是将板子的地分割了保护地(PGND,机壳),还有就是信号地(GND) 现在是电源浪涌没 ......
private PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 672  761  941  1903  625  31  17  38  54  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved