电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

2096VE

产品描述EE PLD, 13 ns, PQFP128
产品类别半导体    可编程逻辑器件   
文件大小123KB,共12页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

2096VE概述

EE PLD, 13 ns, PQFP128

2096VE规格参数

参数名称属性值
功能数量1
端子数量128
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压3.6 V
最小供电/工作电压3 V
额定供电电压3.3 V
输入输出总线数量96
加工封装描述TQFP-128
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.4000 mm
端子涂层NOT SPECIFIED
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
组织2 DEDICATED INPUTS, 96 I/O
最大FCLK时钟频率77 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD13 ns
专用输入数量2

文档预览

下载PDF文档
ispLSI 2096VE
3.3V In-System Programmable
SuperFAST™ High Density PLD
Features
• SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 4000 PLD Gates
— 96 I/O Pins, Six Dedicated Inputs
— 96 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100% Functional, JEDEC and Pinout Compatible
with ispLSI 2096V Devices
— Pinout Compatible with ispLSI 2192VE
• 3.3V LOW VOLTAGE 2096 ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 250MHz* Maximum Operating Frequency
t
pd
= 4.0ns* Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP™) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of
Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• 100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
• THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
*Advanced Information
®
Functional Block Diagram
Output Routing Pool (ORP)
Output Routing Pool (ORP)
C7
A0
C6
C5
C4
C3
C2
C1
C0
B7
Output Routing Pool (ORP)
D Q
A1
A2
GLB
Logic
Array
D Q
B6
D Q
Global Routing Pool
(GRP)
B5
D Q
A3
A4
A5
A6
A7
B0
B1
B2
B3
B4
Output Routing Pool (ORP)
Output Routing Pool (ORP)
0919/2096VE
Description
The ispLSI 2096VE is a High Density Programmable
Logic Device containing 96 Registers, six Dedicated
Input pins, three Dedicated Clock Input pins, two dedi-
cated Global OE input pins and a Global Routing Pool
(GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 2096VE
features in-system programmability through the Bound-
ary Scan Test Access Port (TAP) and is 100% IEEE
1149.1 Boundary Scan Testable. The ispLSI 2096VE
offers non-volatile reprogrammability of the logic, as well
as the interconnect to provide truly reconfigurable sys-
tems.
The basic unit of logic on the ispLSI 2096VE device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. C7 (see Figure 1). There are a total of 24 GLBs in the
ispLSI 2096VE device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
The devices also have 96 I/O cells, each of which is
directly connected to an I/O pin. Each I/O cell can be
individually programmed to be a combinatorial input,
output or bi-directional I/O pin with 3-state control. The
signal levels are TTL compatible voltages and the output
drivers can source 4 mA or sink 8 mA. Each output can
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
September 2000
2096ve_05
1
Output Routing Pool (ORP)

2096VE相似产品对比

2096VE ispLSI2096VE-100LT128 ispLSI2096VE-135LT128 ispLSI2096VE-135LT128I ispLSI2096VE-250LT128 ispLSI2096VE-200LT128
描述 EE PLD, 13 ns, PQFP128 EE PLD, 13 ns, PQFP128 EE PLD, 13 ns, PQFP128 EE PLD, 13 ns, PQFP128 EE PLD, 13 ns, PQFP128 EE PLD, 13 ns, PQFP128
端子数量 128 128 128 128 128 128
表面贴装 Yes YES YES YES YES YES
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING GULL WING
端子位置 QUAD QUAD QUAD QUAD QUAD QUAD
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL INDUSTRIAL COMMERCIAL COMMERCIAL
组织 2 DEDICATED INPUTS, 96 I/O 2 DEDICATED INPUTS, 96 I/O 2 DEDICATED INPUTS, 96 I/O 2 DEDICATED INPUTS, 96 I/O 2 DEDICATED INPUTS, 96 I/O 2 DEDICATED INPUTS, 96 I/O
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD EE PLD EE PLD
是否Rohs认证 - 不符合 不符合 不符合 不符合 不符合
零件包装代码 - QFP QFP QFP QFP QFP
包装说明 - TQFP-128 TQFP-128 TQFP-128 TQFP-128 TQFP-128
针数 - 128 128 128 128 128
Reach Compliance Code - _compli _compli _compli _compli _compli
ECCN代码 - EAR99 EAR99 EAR99 EAR99 EAR99
其他特性 - YES YES YES YES USE ISPLSI 2096VE-250 FOR NEW DESIGNS
最大时钟频率 - 77 MHz 100 MHz 100 MHz 158 MHz 133 MHz
系统内可编程 - YES YES YES YES YES
JESD-30 代码 - S-PQFP-G128 S-PQFP-G128 S-PQFP-G128 S-PQFP-G128 S-PQFP-G128
JESD-609代码 - e0 e0 e0 e0 e0
JTAG BST - NO NO NO NO NO
长度 - 14 mm 14 mm 14 mm 14 mm 14 mm
湿度敏感等级 - 3 3 3 3 3
专用输入次数 - 2 2 2 2 2
I/O 线路数量 - 96 96 96 96 96
宏单元数 - 96 96 96 96 96
最高工作温度 - 70 °C 70 °C 85 °C 70 °C 70 °C
输出函数 - MACROCELL MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - LFQFP LFQFP LFQFP LFQFP LFQFP
封装等效代码 - QFP128,.64SQ,16 QFP128,.64SQ,16 QFP128,.64SQ,16 QFP128,.64SQ,16 QFP128,.64SQ,16
封装形状 - SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 - FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
电源 - 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
传播延迟 - 13 ns 10 ns 10 ns 6 ns 7 ns
认证状态 - Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 - 1.6 mm 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 - 3.6 V 3.6 V 3.6 V 3.6 V 3.6 V
最小供电电压 - 3 V 3 V 3 V 3 V 3 V
标称供电电压 - 3.3 V 3.3 V 3.3 V 3.3 V 3.3 V
技术 - CMOS CMOS CMOS CMOS CMOS
端子面层 - Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
端子节距 - 0.4 mm 0.4 mm 0.4 mm 0.4 mm 0.4 mm
宽度 - 14 mm 14 mm 14 mm 14 mm 14 mm
Base Number Matches - 1 1 1 1 1

推荐资源

BLE蓝牙知识分享
昌晖自动化 提起物联网无线连接技术,相信大家都知道蓝牙,而对物联网领域了解不深的朋友很容易对传统蓝牙和低功耗蓝牙(BLE)混淆,甚至以为这两个名词指的是同一事物,其实不然。本文将分享 ......
yunrun 无线连接
香港iNENG高清网络播放器空降大陆
说到高清网络播放器,在国内来说不是很多人知道是个什么产品,它有那些功能等等,高清网络播放器是最近两年国外流行的一种只使用网络,而不使用电脑就能下载片源连接电视机播放的机器,据有关专 ......
爱不释手8 聊聊、笑笑、闹闹
MCU的10个常用基础知识详细资料介绍
1.MCU有串口外设的话,在加上电平转换芯片,如MAX232、SP3485就是RS232和RS485接口了。 2.RS485采用差分信号负逻辑,+2~+6V表示0,-6~-2表示1。有两线制和四线制两种接线,四线制是全双工通 ......
Aguilera 微控制器 MCU
怎么将浮点型数据存入AVR EEPROM里?
本信息来自合作QQ群:AVR单片机学习与交流群(17727270) 群管理员在坛子里的ID:铜河 怎么将浮点型数据存入AVR EEPROM里,各位大哥帮帮忙啊 ...
sleedr Microchip MCU
sqlce查询的问题, 好奇怪呀
我用sqlce做的数据库,里面的数据大部分是法规条文之类的,建了索引。在插入数据时,如果每次插入几十条的话,查询的时候只要一秒左右就可以了,可是如果我一次插入几百条的话,查询的时候就要 ......
weimeng4359 嵌入式系统
在CE上如何取得ActiveSync
在CE上如何取得ActiveSync是否连上...
eq2001k 嵌入式系统

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 388  2601  1029  190  590  8  53  21  4  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved