电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AGL0602-VQG100YI

产品描述FPGA
产品类别可编程逻辑器件    可编程逻辑   
文件大小11MB,共246页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

AGL0602-VQG100YI概述

FPGA

AGL0602-VQG100YI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明,
Reach Compliance Codecompliant
峰值回流温度(摄氏度)NOT SPECIFIED
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
Revision 20
IGLOO Low Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X
,
and LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-
LVDS (AGL250 and above)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay Capabilities,
and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
High Capacity
• 15K to 1 Million System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System
Performance
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled IGLOO
®
devices) via
JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit
RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in IGLOO FPGAs
• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available
with or without Debug
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
IGLOO Devices
AGL015
1
ARM-Enabled IGLOO Devices
2
System Gates
15,000
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
Flash*Freeze Mode (typical, µW)
5
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits (1,024 bits)
1
2
AES-Protected ISP
3
Integrated PLL in CCCs
6
VersaNet Globals
4
I/O Banks
2
Maximum User I/Os
49
Package Pins
UC/CS
QFN
VQFP
FBGA
QN68
AGL030
30,000
256
768
5
1
6
2
81
AGL060 AGL125
60,000
512
1,536
10
18
4
1
Yes
1
18
2
96
125,000
1,024
3,072
16
36
8
1
Yes
1
18
2
133
AGL250
M1AGL250
250,000
2,048
6,144
24
36
8
1
Yes
1
18
4
143
AGL400
400,000
9,216
32
54
12
1
Yes
1
18
4
194
AGL600
M1AGL600
600,000
13,824
36
108
24
1
Yes
1
18
4
235
AGL1000
M1AGL1000
1,000,000
24,576
53
144
32
1
Yes
1
18
4
300
UC81
CS121
3
CS81
QN48, QN68, QN132
QN132
VQ100
VQ100
FG144
6
CS196
CS281
CS281
CS121, CS81, CS196
5
CS196
QN132
5,6
QN132
VQ100
VQ100
FG144
FG144, FG256, FG144, FG256, FG144, FG256,
FG144
FG484
FG484
FG484
Notes:
1.
2.
3.
4.
5.
6.
7.
AGL015 is not recommended for new designs
AES is not available for ARM-enabled IGLOO devices.
AGL060 in CS121 does not support the PLL.
Six chip (main) and twelve quadrant global networks are available for AGL060 and above.
The M1AGL250 device does not support this package.
Device/package support TBD.
The
IGLOOe
datasheet and
IGLOOe FPGA Fabric User’s Guide
provide information on higher densities and additional features.
† AGL015 and AGL030 devices do not support this feature.
March 2012
© 2012 Microsemi Corporation
‡ Supported only by AGL015 and AGL030 devices.
I
咨询一下关于E金币换购实物的问题
看到大家都用E金币换购物品,心痒痒的也想换购,但看换购流程,还有疑惑的地方。说是可以在“在京东、当当、亚马逊中国兑换等值礼物(限自营且礼品卡可购买的礼物”,点击过去则是平台首页,好 ......
pcf2000 聊聊、笑笑、闹闹
TI in it ——乐高MindStorms EV3机器人!
130343 日前,德州仪器 (TI) 宣布 Sitara™ 处理器与 TI 连接及模拟解决方案被选用于现已上市的 LEGO® MINDSTORMS® EV3 机器人平台。该机器人工具套件包含用来创建可定制、可 ......
yaoniming3k DSP 与 ARM 处理器
请GPS方面的高手来
说是GPS方面的问题但又不全是,我这里从一个仪表里读到的数据是0183格式发送出来的TTL电平,是测水深和流速等的仪表,经过232转换为232格式数据,在计算机上用软件监测COM端口,但不知道它的波特率等 ......
ellyzhang 嵌入式系统
电桥隔离度和pin管实部对反射式
分析了电桥隔离度对反射式移相器幅度平衡的影响及低损耗开关器件中实部对幅度平衡的影响.并将分析结果用于移相器设计.使得移相器性能得到了较大的改进。...
JasonYoo PCB设计
降低低功耗蓝牙的功耗
Bluetooth SIG的蓝牙核心规格版本 4.0 不仅仅是用来随便看看的的,它是共六册总计2302页的详细的资料文件。这项规格于2010年被采用,它描述了silicon vendor 如何设计才能使蓝牙 v4.0芯片与其他 ......
nordic 无线连接
加油站打电话有危险,那使用手机扫码支付就安全吗?
2008年起实施的加油站作业安全规范明确了加油站内严禁使用手机,然而随着移动支付的不断发展,不少人出门开始不带钱包,越来越多的加油站推出手机扫码支付服务。 近日,浙江海宁市检察 ......
eric_wang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1226  1048  2136  1921  1205  50  29  53  18  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved