电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AGL0602-QNG132YI

产品描述Field Programmable Gate Array
产品类别可编程逻辑器件    可编程逻辑   
文件大小11MB,共246页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

AGL0602-QNG132YI概述

Field Programmable Gate Array

AGL0602-QNG132YI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
Reach Compliance Codecompliant
峰值回流温度(摄氏度)NOT SPECIFIED
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
Revision 20
IGLOO Low Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X
,
and LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-
LVDS (AGL250 and above)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay Capabilities,
and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
High Capacity
• 15K to 1 Million System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System
Performance
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled IGLOO
®
devices) via
JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit
RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in IGLOO FPGAs
• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available
with or without Debug
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
IGLOO Devices
AGL015
1
ARM-Enabled IGLOO Devices
2
System Gates
15,000
Typical Equivalent Macrocells
128
VersaTiles (D-flip-flops)
384
Flash*Freeze Mode (typical, µW)
5
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits (1,024 bits)
1
2
AES-Protected ISP
3
Integrated PLL in CCCs
6
VersaNet Globals
4
I/O Banks
2
Maximum User I/Os
49
Package Pins
UC/CS
QFN
VQFP
FBGA
QN68
AGL030
30,000
256
768
5
1
6
2
81
AGL060 AGL125
60,000
512
1,536
10
18
4
1
Yes
1
18
2
96
125,000
1,024
3,072
16
36
8
1
Yes
1
18
2
133
AGL250
M1AGL250
250,000
2,048
6,144
24
36
8
1
Yes
1
18
4
143
AGL400
400,000
9,216
32
54
12
1
Yes
1
18
4
194
AGL600
M1AGL600
600,000
13,824
36
108
24
1
Yes
1
18
4
235
AGL1000
M1AGL1000
1,000,000
24,576
53
144
32
1
Yes
1
18
4
300
UC81
CS121
3
CS81
QN48, QN68, QN132
QN132
VQ100
VQ100
FG144
6
CS196
CS281
CS281
CS121, CS81, CS196
5
CS196
QN132
5,6
QN132
VQ100
VQ100
FG144
FG144, FG256, FG144, FG256, FG144, FG256,
FG144
FG484
FG484
FG484
Notes:
1.
2.
3.
4.
5.
6.
7.
AGL015 is not recommended for new designs
AES is not available for ARM-enabled IGLOO devices.
AGL060 in CS121 does not support the PLL.
Six chip (main) and twelve quadrant global networks are available for AGL060 and above.
The M1AGL250 device does not support this package.
Device/package support TBD.
The
IGLOOe
datasheet and
IGLOOe FPGA Fabric User’s Guide
provide information on higher densities and additional features.
† AGL015 and AGL030 devices do not support this feature.
March 2012
© 2012 Microsemi Corporation
‡ Supported only by AGL015 and AGL030 devices.
I
4通道电压采集实例之4-20mA模拟量采集(基于STM32 CAN 总线)
实验内容:挂在总线上的2块采集板通过CAN总线周期性向PC机发送采集信息 实验平台:数据采集板 基于STM32 CAN 源 码: 177717 补充说明:从此例程中可以学习到 多通道ADC转换 DMA数据传 ......
jiaxinhui2011 stm32/stm8
STM32 某个函数放到RAM里运行 没有现象
测试目的是想把某个函数单独放到RAM里运行,其他的还是在FLASH运行 我采用的方法是这样 我想把led函数放到RAM void led(void) __attribute__((section(".ARM.__at_0x20001000"))); ......
常见泽1 stm32/stm8
在QUARTUS@II下产生无源代码网表设计文件方法
从安全角度考虑, 我们常希望保证我们设计的私有性.一个有效的方法就是利用Quartus@II Exported Partition file(.qxp)创建用于综合或布局布线网表文件(不包括源代码).这种增量编译的特点需要一 ......
eeleader FPGA/CPLD
关于2012黑龙江省赛区TI杯竞赛本科B题的想法
本帖最后由 paulhyde 于 2014-9-15 04:07 编辑 2012年大学生电子设计竞赛黑龙江赛区TI杯竞赛题B题:炮台打靶(本科)一、任务 设计并制作1个简易的炮台和电子靶,并在炮台上安装电动机驱动装置 ......
ailvtu 电子竞赛
【求助】平头哥场景化蓝牙Mesh节点write address 0x failed! Write registers fail...
刚刚看到@damiaa 成功使用平头哥场景化蓝牙Mesh连接到阿里云看的我很是兴奋,https://bbs.eeworld.com.cn/thread-1185716-1-1.html 一方面是看到他成功了,另一方面是我发现他是将两个PK文件 ......
littleshrimp 国产芯片交流
实现变形感知的触觉传感器
哪位大神知道,目前有哪些公司生产的触觉传感器可以实现抓取物体变形测量?就是施加不同大小的力,使传感器能测量物体的形变?十分着急,麻烦知道的给回复一下,谢谢 ...
mym3908 传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 734  1167  288  1465  1452  40  44  47  45  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved