电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK3771-17ATR

产品描述Clock Generator, 108MHz, CMOS, PDSO28, QSOP-28
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小62KB,共4页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

MK3771-17ATR概述

Clock Generator, 108MHz, CMOS, PDSO28, QSOP-28

MK3771-17ATR规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码SOIC
包装说明SSOP,
针数28
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
JESD-30 代码R-PDSO-G28
JESD-609代码e0
长度9.9 mm
端子数量28
最高工作温度70 °C
最低工作温度
最大输出时钟频率108 MHz
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)225
主时钟/晶体标称频率13.5 MHz
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压3.45 V
最小供电电压3.15 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, OTHER
Base Number Matches1

文档预览

下载PDF文档
MK3771-17
VCXO and HDTV Set-Top Clock Source
Description
The MK3771-17 is a low cost, low jitter, high
performance VCXO and clock synthesizer designed
for set-top boxes and HDTV receivers. The on-chip
Voltage Controlled Crystal Oscillator accepts a 0 to 3.3
V input voltage to cause the output clocks to vary by
±100 ppm (R verstion) or ±115 (A version). Using ICS’s
patented VCXO and analog Phase-Locked Loop (PLL)
techniques, the device uses an inexpensive
13.5 MHz crystal input to produce multiple output
clocks including selectable BCLK, a selectable audio
clock, two communications clocks, a 13.5 MHz clock,
and three 27 MHz clocks. All clocks are frequency
locked to the 27.00 MHz output (and to each other)
with zero ppm error, so any output can be used as the
VCXO output.
Features
• MK3771-17A is a drop-in replacement for the earlier
MK3771-17R device
• Packaged in 28 pin SSOP (QSOP)
• HDTV frequencies of 74.25 and 74.175824 MHz
• On-chip patented VCXO with pull range
of 200ppm (minimum)
• VCXO tuning voltage of 0 to 3.3 V
• Supports Ethernet with 20 and 25 MHz clocks
• Modem clocks of 11.0592 and 24.576 MHz option
• Audio clocks support 32 kHz, 44.1 kHz, 48 kHz
and 96 kHz sampling rates
• Zero ppm synthesis error in all clocks (all exactly
track 27MHz VCXO)
• Uses an inexpensive 13.5 MHz crystal
• Full CMOS output swings with 12 mA output
drive capability at TTL levels
• Advanced, low power, sub-micron CMOS process
• 3.3 V ±5% operating supply
Block Diagram
AS2:0
BS1, BS0
3
2
PLL
Clock
Synthesis
Circuitry
Output
Buffer
Output
Buffer
Output
Buffer
Output
Buffer
Audio Clock
BCLK
CCLK1
CCLK2
CS
VIN
X1
Voltage
Controlled
Crystal
Oscillator
13.5 MHz
pullable
crystal
x8
PLL
Divide
Logic
Output
Buffers
Output
Buffer
Output
Buffer
Output
Buffer
108 MHz
or 27 MHz
54 MHz
or 27 MHz
27 MHz
13.5 MHz
or 27 MHz
X2
VS
MDS 3771-17 B
1
Revision 091701
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose • CA•95126 • 408) 295-9800tel • www.icst.com

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1006  335  599  2834  2309  39  8  42  32  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved