电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AGLN060V5-ZVQG100

产品描述Field Programmable Gate Array, 1536 CLBs, 60000 Gates, 250MHz, 1536-Cell, CMOS, PQFP100, 14 X 14 MM, 0.5 MM PITCH, 1.2 MM HEIGHT, GREEN, VQFP-100
产品类别可编程逻辑   
文件大小4MB,共140页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

AGLN060V5-ZVQG100在线购买

供应商 器件名称 价格 最低购买 库存  
AGLN060V5-ZVQG100 - - 点击查看 点击购买

AGLN060V5-ZVQG100概述

Field Programmable Gate Array, 1536 CLBs, 60000 Gates, 250MHz, 1536-Cell, CMOS, PQFP100, 14 X 14 MM, 0.5 MM PITCH, 1.2 MM HEIGHT, GREEN, VQFP-100

AGLN060V5-ZVQG100规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Actel
包装说明14 X 14 MM, 0.5 MM PITCH, 1.2 MM HEIGHT, GREEN, VQFP-100
Reach Compliance Codecompliant
Is SamacsysN
最大时钟频率250 MHz
JESD-30 代码S-PQFP-G100
长度14 mm
可配置逻辑块数量1536
等效关口数量60000
输入次数71
逻辑单元数量1536
输出次数71
端子数量100
最高工作温度70 °C
最低工作温度-20 °C
组织1536 CLBS, 60000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装等效代码TQFP100,.63SQ
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.5 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 10
IGLOO nano Low Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
nanoPower Consumption—Industry’s Lowest Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
Low Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode
®
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Advanced I/Os
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the IGLOO
®
Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
Small Footprint Packages
• As Small as 3x3 mm in Size
Wide Range of Features
• 10,000 to 250,000 System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System
Performance
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
• 1.2 V Programming
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except × 18 organization)
Enhanced Commercial Temperature Range
• –20°C to +70°C
Table 1 •
IGLOO nano Devices
IGLOO nano Devices
IGLOO nano-Z Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024 bits)
2
4,608-Bit Blocks
FlashROM Bits
Secure (AES)
ISP
2
2,3
2
1
AGLN010 AGLN015 AGLN020
AGLN030Z
1
10K
86
260
2
1k
4
2
34
34
UC36
QN48
15K
128
384
4
1k
4
3
49
20K
172
520
4
1k
4
3
52
52
UC81,
CS81
QN68
30K
256
768
5
1k
6
2
77
83
UC81, CS81
QN48, QN68
VQ100
AGLN060
60K
512
1,536
10
18
4
1k
Yes
1
18
2
71
71
CS81
VQ100
AGLN125
125K
1,024
3,072
16
36
8
1k
Yes
1
18
2
71
71
CS81
VQ100
AGLN250
250K
2,048
6,144
24
36
8
1k
Yes
1
18
4
68
68
CS81
VQ100
AGLN060Z AGLN125Z AGLN250Z
Integrated PLL in CCCs
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
UC/CS
QFN
VQFP
QN68
Notes:
1.
2.
3.
4.
AGLN030 is available in the Z feature grade only.
AGLN030 and smaller devices do not support this feature.
AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs.
For higher densities and support of additional features, refer to the
IGLOO
and
IGLOOe
handbooks.
† AGLN030 and smaller devices do not support this feature.
April 2010
© 2010 Actel Corporation
I
为什么我的定时器不准?
芯片:STM32F103想产生1秒的定时,使用TIMER2voidTIM_Configuration(void){TIM_TimeBaseInitTypeDefTIM_TimeBaseStructure;//TIM_OCInitTypeDefTIM_OCInitStructure;TIM_DeInit(TIM2);//复位 ......
pin1983119 stm32/stm8
基于esp32s2的自动浇花系统-作品提交
本帖最后由 子期非女 于 2022-10-24 15:54 编辑 作品简介 设计名称:阳台生态花园自动管理系统。 功能介绍:一套可以自动为花园植物浇水和喷雾的设备。主要具备以下功能: ......
子期非女 DigiKey得捷技术专区
关于原理图绘制中,技术要求要怎么写?
现在有个板子需要进行认证,打算先把原理图拿过去预审。不过原理图中还要写上技术要求,这要怎么写? ...
ena PCB设计
如何获取MMS存储的路径及名称
通过MAPI能够获得MMS发件人,主题等相关信息,但是不知道该彩信对应的文件名称,请问利用MAPI能够获取该文件名称吗?...
yuzhxing 嵌入式系统
串口错误
各位我编写了个串口程序收发数据,昨天通信正常,测试了一个晚上,今天早上串口读不到数据了,我重新打开串口后又可以通讯了,我的程序实在ARM板上运行的。在发数据前我清空了发送缓冲区,读完 ......
Joseph.Z 嵌入式系统
求助!求助!!双buck电源输入,其中一个mos管总是烧坏!
当Q4关断的时候,Q3可以正常导通工作,Q3关断的时候,Q4可以正常导通工作,但是Q4正常导通工作的时候,Q3就会烧坏! ...
czh778439397 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 263  2077  1196  1650  2175  22  34  50  25  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved