电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88132CD-150IT

产品描述Cache SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165
产品类别存储   
文件大小524KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS88132CD-150IT概述

Cache SRAM, 256KX32, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165

GS88132CD-150IT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FPBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
其他特性ALSO OPERATES WITH 2.3V TO 2.7V SUPPLY, FLOW THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度8388608 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量165
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行SERIAL
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS88118/32/36C(T/D)-xxxI
100-pin TQFP & 165-bump BGA
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88118C(T/D)/GS88132C(88132CT/D)/GS88136C(T/
D) is a SCD (Single Cycle Deselect) pipelined synchronous
SRAM. DCD (Dual Cycle Deselect) versions are also
available. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88118C(T/D)/GS88132C(T/D)/GS88136C(T/D)
operates on a 2.5 V or 3.3 V power supply. All input are 3.3 V
and 2.5 V compatible. Separate output power (V
DDQ
) pins are
used to decouple output noise from the internal circuits and are
3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88118C(T/D)/GS88132C(T/D)/GS88136C(T/D) is a
9,437,184-bit high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1, E2), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Parameter Synopsis
-333I
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
2.5
3.0
260
300
4.5
4.5
200
225
-300I
2.5
3.3
245
280
5.0
5.0
185
210
-250I
2.5
4.0
215
245
5.5
5.5
180
200
-200I
3.0
5.0
190
215
6.5
6.5
160
180
-150I
3.8
6.7
160
180
7.5
7.5
148
165
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.04a 10/2012
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
路由的转发怎么不行啊
我用AF_DataRequest函数发送数据,用IEEE地址进行单播,协调器给他下一层的节点可以发送数据,但是在下一层的节点就收不到数据了。radius是AF_DEFAULT_RADIUS,options一开始用0,后来改为AF_DI ......
ymnl2010 无线连接
STM32F767IGT6核心板原理图
STM32F767IGT6核心板原理图494819 ...
2663140220 stm32/stm8
新编电子电路大全 共3卷
希望大家喜欢!...
zhangjin327 模拟电子
树莓派3B+arm处理器安装seafile服务端失败
树莓派3B+,raspbian系统,安装seafile-server_6.2.5,按照安装文档操作输入完seafile 服务器的名字、IP 地址或者域名、数据存放的目录、 TCP 端口后,就提示/home/pi/seafile-server-6.1.2/sea ......
mmmmao 嵌入式系统
DSP产品研发流程步骤
1.开发环境CCS(CodeCo   mposerStudio)是TI公司开发的一个完整的DSP集成开发环境。由于TI的DSP使用非常广泛,使得CCS也就成为使用最为广泛的DSP开发软件之一。现在,所有TI公司的DSP都可以 ......
fish001 DSP 与 ARM 处理器
多线程 多任务 中断 三者的区别?
pc上位机的多线程和ARM下位机的多任务是不是 意思相近呢? 带RTOS的多任务和无操作系统的中断有啥区别呢? ...
喜鹊王子 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2395  1622  2432  986  138  49  33  20  3  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved