电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS842Z36AB-200IT

产品描述ZBT SRAM, 128KX36, 7.5ns, CMOS, PBGA119, BGA-119
产品类别存储   
文件大小745KB,共33页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS842Z36AB-200IT概述

ZBT SRAM, 128KX36, 7.5ns, CMOS, PBGA119, BGA-119

GS842Z36AB-200IT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度2.4 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary
GS842Z18/36AB-200/180/166/150/100
119-Bump BGA
Commercial Temp
Industrial Temp
Features
• 256K x 18 and 128K x 36 configurations
• User configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• Pin-compatible with 2M, 8M, and 16M devices
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleave Burst mode
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• Clock Control, registered address, data, and control
• ZZ Pin for automatic power-down
• JEDEC-standard 119-bump BGA package
–200
–180
–166
–150
–100
tCycle 5.0 ns 5.5 ns 6.0 ns 6.6 ns
10 ns
Pipeline
t
KQ
3.0 ns 3.2 ns 3.5 ns 3.8 ns
4.5 ns
3-1-1-1
I
DD
370 mA 335 mA 310 mA 280 mA 190 mA
Flow
t
KQ
7.5 ns
8 ns
8.5 ns
10 ns
12 ns
Through
tCycle 8.8 ns 9.1 ns 10 ns
12 ns
15 ns
2-1-1-1
I
DD
220 mA 210 mA 190 mA 165 mA 135 mA
4Mb Pipelined and Flow Through
200 MHz–100 MHz
3.3 V V
DD
Synchronous NBT SRAMs
2.5 V and 3.3 V V
DDQ
Functional Description
The GS842Z18/36AB is a 4Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS842Z18/36AT may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising-edge-triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS842Z18/36AT is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump BGA package.
Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles
Clock
Address
Read/Write
A
R
B
W
Q
A
C
R
D
B
Q
A
D
W
Q
C
D
B
E
R
D
D
Q
C
F
W
Q
E
D
D
Q
E
Flow Through
Data I/O
Pipelined
Data I/O
Rev: 1.01 3/2002
1/33
© 2001, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
PIC16F73
#include<pic.h> void main(void){ADCON1 =0x06PORTA = 0x00;TRISA = 0x00;PORTA =0x0F; while(1) { }}用得编译工具是MPLAB,配置为MPLAB自带的configuration bits 当中就选择了OSC为RS ......
hejia8401 Microchip MCU
我想把用C5510进行FFT之后的频谱图输出到示波器上
我想把用C5510进行FFT之后的频谱图输出到示波器上,应该怎么做...
是不是我1 DSP 与 ARM 处理器
dht11给开始信号后总线一直为高问题
时序在图片里,一直死在第二个while里,但用示波器查看,DHT11没有返回80us左右的低电平,请大神指教下...
e9996 stm32/stm8
sqlce3.5
1、智能设备平台WM6.5、PC编程VS2008 C# 2.运行我我自己的应用软件时提示:报错: mobileClient.exe 中发生错误。 请选择“退出”然后重新启动此程序,或选择“详细信息”以了解详细信 ......
atommann 嵌入式系统
跟我从零上手瑞萨电子MCU套件-----(2)利用Code generator傻瓜式LED_blink
本帖最后由 ctqvsly 于 2014-8-22 20:05 编辑 参考别人的流程,自己实践:) 获得经验1:code generator很好用,很强大 获得经验2: 构建工程的途径上不能有中文字符和空格,不然会报错F000 ......
ctqvsly 瑞萨MCU/MPU
电路图
这是电路图...
376039329 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2381  2081  1955  657  447  48  42  40  14  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved