电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS832132AGD-200IVT

产品描述Cache SRAM, 1MX32, 6.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165
产品类别存储   
文件大小464KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS832132AGD-200IVT概述

Cache SRAM, 1MX32, 6.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165

GS832132AGD-200IVT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间6.5 ns
其他特性PIPELINE OR FLOW THROUGH ARCHITECTURE; ALSO OPERATES AT 2.5 SUPPLY
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度33554432 bit
内存集成电路类型CACHE SRAM
内存宽度32
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
组织1MX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS832118/32/36AD-xxxV
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 165-bump BGA package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
333 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS832118/32/36AD-xxxV is a SCD (Single Cycle
Deselect) pipelined synchronous SRAM. DCD (Dual Cycle
Deselect) versions are also available. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS832118/32/36AD-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 1.8 V or 2.5 V
compatible.
Functional Description
Applications
The GS832118/32/36AD-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/30
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
怎么用for或者while写一个大体的延时程序,比如,延时1s,500ms等。
新手,不知道板子的默认晶振频率是多少。。。所以没法写。。。还有,怎么设置晶振(时钟)?...
沉默胜过白金 微控制器 MCU
MSP430F5529与PC之间的通信如下,求两片单片机之间的通信例程
此内容由EEWORLD论坛网友HI唐辉原创,如需转载或用于商业用途需征得作者同意并注明出处 #include // ACLK = REFO = 32768Hz, MCLK = SMCLK = default DCO/2 = 1048576Hz unsign ......
HI唐辉 电子竞赛
中国最具代表性的电磁兼容盛会将于2006年11月1日至3日继续在上海世贸商城举办
中国最具代表性的电磁兼容盛会将于2006年11月1日至3日继续在上海世贸商城举办 EMC CHINA 中国电磁兼容网           中国更大规模的电磁兼容专业盛会--EMC/China2006中国上海国际电磁兼容 ......
fighting 模拟电子
一种GSM固定无线接入设备的设计
一种GSM固定无线接入设备的设计 作者:北京邮电大学 方芳 游向东 摘 要 GSM固定无线接入设备是一种将有线电话终端接入GSM网络,从而完成语音通信的设 ......
fighting 能源基础设施
关于name mangling 和vxWorks Shell 的问题
我定义了一个void TestMain()的函数,用的C++的编译器编译后,用nm 命令看到.x 文件里该函数的名字为TestMain__Fv... ,这应该是name mangling引起的,但是为什么我在 vxWorks shell中用lkup "Te ......
alibj 实时操作系统RTOS
电子元器件故障的特点及排除方法
电阻是电力设备中量最多的元件,但不是损坏率最高的元件。电阻损坏以开路最常见,开路后,大多都表现为阻值便大,在电器设备中常见的的有碳膜电阻、金属膜电阻、线绕电阻和保险电阻几种。前两种 ......
fish001 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 319  720  1055  1391  1575  7  15  22  29  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved