电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816218DGB-375IT

产品描述Cache SRAM, 1MX18, 4.2ns, CMOS, PBGA119, ROHS COMPLIANT, FPBGA-119
产品类别存储   
文件大小570KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS816218DGB-375IT概述

Cache SRAM, 1MX18, 4.2ns, CMOS, PBGA119, ROHS COMPLIANT, FPBGA-119

GS816218DGB-375IT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间4.2 ns
其他特性ALSO OPERATES AT 3.3V
JESD-30 代码R-PBGA-B119
长度22 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量119
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
座面最大高度1.99 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS816218/36D(B/D)-400/375/333/250/200/150
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 2.5 V +10%/–10% core power supply
• 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119-bump and 165-bump BGA packages
• RoHS-compliant packages available
1M x 18, 512K x 36
18Mb S/DCD Sync Burst SRAMs
400 MHz–150 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS816218/36D is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Applications
The GS816218/36D is an
18,874,368
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
Functional Description
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
1/39
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
用DSP做DCDC的问题
请问有没有人知道,用DSP做DCDC的时候,为什么要用PID控制?如果不用PID控制可以吗?...
40001752006 综合技术交流
关于失真仪的资料
本帖最后由 paulhyde 于 2014-9-15 09:39 编辑 关于失真仪的资料,欢迎大家下载。 ...
fpga126 电子竞赛
鸡年大吉!大年初一,来给大家拜年啦~~~
:congratulate:拜年啦拜年啦~~~大年初一,okhxyyo来给大家拜年啦~~ 280389 祝大家: 东行吉祥, 南走顺利, 西出平安, 北走无虑, 中有健康; 左逢源,右发达, 前有福星,后有 ......
okhxyyo 聊聊、笑笑、闹闹
对7135熟悉的达人不吝讲解欢迎感兴趣的讨论
本帖最后由 呜呼哀哉 于 2021-9-1 13:38 编辑 ICL7135这个ADC内部框图 如下,A/Z过程闭合内部电路后电路框图等于铅笔图(自己画的,或许有错,有错请指正) 现在搞不清楚A/Z过程怎么消除 ......
呜呼哀哉 模拟电子
什么原因导致的?
这是一个串口接收带校验的测试程序,在checksum中,当运行到return 1时就从头开始了而不是进入if,请问大家这是什么原因? void main() { char i=0; SCON=0x50; PCON=0x00; ......
ena 51单片机
PIC单片机16F84的内部硬件资源(三)
PIC单片机16F84的内部硬件资源(三) ...
rain Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2449  261  1587  1287  2400  50  6  32  26  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved